

# S1D13781 Simple LCDC

# Hardware Functional Specification

| NOTICE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No part of this material may be reproduced or duplicated in any form or by any means without the written permission of Seiko Epson. Seiko Epson reserves the right to make changes to this material without notice. Seiko Epson does not assume any liability of any kind arising out of any inaccuracies contained in this material or due to its application or use in any product or circuit and, further, there is no representation that this material is applicable to products requiring high level reliability, such as medical products. Moreover, no license to any intellectual property rights is granted by implication or otherwise, and there is no representation or warranty that anything made in accordance with this material will be free from any patent or copyrigh infringement of a third party. This material or portions thereof may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export license from the Ministry of International Trade and Industry or other approval from another government agency. |
| All other product names mentioned herein are trademarks and/or registered trademarks of their respective companies.  ©SEIKO EPSON CORPORATION 2009 - 2011, All rights reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# **Table of Contents**

| Chapter 1 Introduction                  | 7  |
|-----------------------------------------|----|
| 1.1 Scope                               |    |
| 1.2 Operational Overview                |    |
| Chapter 2 Features                      | 8  |
| 2.1 Display Resolution                  |    |
| 2.2 CPU Interface                       |    |
| 2.3 Input Data Format                   |    |
| 2.4 Display Interface                   |    |
| 2.5 Display Features                    |    |
| 2.6 Miscellaneous                       |    |
| Chapter 3 Typical System Implementation | 10 |
| Chapter 4 Pins                          | 14 |
| 4.1 Pinout Diagram                      | 14 |
| 4.2 Pin Description                     | 15 |
| 4.2.1 Host Interface                    | 16 |
| 4.2.2 Panel Interface                   | 17 |
| 4.2.3 Clock Input                       | 17 |
| 4.2.4 Miscellaneous                     | 18 |
| 4.2.5 Power And Ground                  | 18 |
| 4.3 Summary of Configuration Options    |    |
| 4.4 Host Interface Pin Mapping          |    |
| 4.5 Panel Interface Pin Mapping         | 21 |
| Chapter 5 Logic Diagram                 | 22 |
| Chapter 6 Embedded Memory               | 23 |
| 6.1 Memory Map                          | 23 |
| 6.2 Sample Maximum Resolution           | 24 |
| Chapter 7 Clocks                        | 25 |
| 7.1 Clock Tree                          | 25 |
| 7.2 PLL Setting                         | 25 |
| 7.3 Clock Setting Minimum Requirement   | 26 |
| Chapter 8 D.C. Characteristics          | 27 |
| 8.1 Absolute Maximum Ratings            | 27 |
| 8.2 Recommended Operating Conditions    | 27 |
| 8.3 Electrical Characteristics          | 28 |
| Chapter 9 A.C. Characteristics          | 29 |
| 9.1 Clock Timing                        | 29 |

| 9.1.1        | Input Clocks                                             |
|--------------|----------------------------------------------------------|
| 9.1.2        | PLL Clock                                                |
| 9.2 RES      | SET# Timing                                              |
| 9.3 Pow      | rer Supply Sequence                                      |
| 9.3.1        | Power-On Sequence                                        |
| 9.3.2        | Power-Off Sequence                                       |
| 9.4 Hos      | t Interface Timing                                       |
| 9.4.1        | Direct 16-bit Mode 1 Timing                              |
| 9.4.2        | Direct 16-bit Mode 2 Timing                              |
| 9.4.3        | Indirect 16-bit Mode 1 Timing                            |
| 9.4.4        | Indirect 16-bit Mode 2 Timing                            |
| 9.4.5        | Direct 8-bit Timing                                      |
| 9.4.6        | Indirect 8-bit Timing                                    |
| 9.4.7        | SPI Timing                                               |
| 9.5 Pane     | el Interface Timing                                      |
| 9.5.1        | General STN Panel Timing                                 |
| 9.5.2        | Single Color 8-Bit Panel Format 2 Timing                 |
| 9.5.3        | Single Color 16-Bit Panel Timing                         |
| 9.5.4        | Single Monochrome 4-Bit Panel Timing                     |
| 9.5.5        | Single Monochrome 8-Bit Panel Timing                     |
| 9.5.6        | General TFT Panel Timing                                 |
| 9.5.7        | TFT 16/18/24-Bit Panel Timing                            |
| Chapter 10 F | Registers                                                |
| 10.1 Gen     | eral                                                     |
| 10.2 Con     | figuration Registers                                     |
| 10.3 Clo     | ck Configuration Registers                               |
| 10.4 Pane    | el Configuration Registers                               |
| 10.5 Lay     | er Configuration Registers                               |
| 10.6 2D      | BitBLT Engine Setting Registers                          |
| 10.7 GPI     | O Setting Registers                                      |
| 10.8 Loo     | k-Up Table Registers                                     |
| Chapter 11 I | ndirect and Serial Host Interface Accessing Sequence 103 |
| 11.1 Indi    | rect Interface                                           |
| 11.1.1       | Write Procedure                                          |
| 11.1.2       | Read Procedure                                           |
| 11.2 SPI     |                                                          |
| 11.2.1       | Write Procedure                                          |
| 11.2.2       | Read Procedure                                           |
| hanter 12 I  | mage Data Formats 113                                    |

| 12.1 Image Data Formats for Host Interface |
|--------------------------------------------|
| 12.1.1 RGB 8:8:8 Data Format               |
| 12.1.2 RGB 5:6:5 Data Format               |
| 12.1.3 8 bpp for Monochrome                |
| 12.1.4 24 bpp + LUT Data Format            |
| 12.1.5 16 bpp + LUT Data Format            |
| 12.1.6 8 bpp + LUT Data Format             |
| 12.2 Data Expansion                        |
| 12.3 Monochrome Mode                       |
| 12.4 Color Depth                           |
| Chapter 13 Look-Up Table Architecture      |
| 13.1 24 bpp LUT                            |
| 13.2 16 bpp LUT                            |
| 13.3 8 bpp LUT in Color Mode               |
| 13.4 8 bpp LUT in Monochrome Mode          |
| Chapter 14 2D BitBLT Engine                |
| 14.1 Overview                              |
| 14.2 Move BitBLT                           |
| 14.3 Move with Color Expansion BitBLT      |
| 14.4 Solid Fill BitBLT                     |
| 14.5 Linear / Rectangular                  |
| 14.6 Calculation for Move                  |
| 14.7 Performance Considerations            |
| Chapter 15 Display Features                |
| 15.1 PIP (Picture-in-Picture) Layer        |
| 15.2 Transparency                          |
| 15.3 Alpha Blending                        |
| 15.4 PIP Effects                           |
| 15.4.1 Blinking and Fading Effects         |
| 15.4.2 Blink/Fade Period                   |
| 15.4.3 Fade Steps                          |
| 15.4.4 PIP Effect State Transitions        |
| 15.5 Rotation                              |
| 15.5.1 Location Address                    |
| 15.5.2 Start Address                       |
| 15.6 Operating Modes                       |
| Chapter 16 Mechanical Data                 |
| Chapter 17 Change Record                   |
|                                            |

# **Chapter 1 Introduction**

### 1.1 Scope

This is the Hardware Functional Specification for the S1D13781 Series Simple LCD Controller. Included in this document are timing diagrams, AC and DC characteristics, register descriptions, and power management descriptions. This document is intended for two audiences: Video Subsystem Designers and Software Developers.

This document is updated as appropriate. Please check for the latest revision of this document before beginning any development. The latest revision can be downloaded at www.erd.epson.com.

We appreciate your comments on our documentation. Please contact us via email at documentation@erd.epson.com.

# 1.2 Operational Overview

The S1D13781 is a simple LCD controller with an embedded 384K byte display buffer. The S1D13781 supports both 8/16-bit direct/indirect CPU interfaces and a SPI CPU interface.

Resolutions supported are up to 480x272 at 24 bpp or 800x480 at 8 bpp for single layer display, or 400x240 at 24 bpp (Main Layer) and 400x240 at 8 bpp (PIP Layer) for two layer display. Passive Single Color and Monochrome, as well as TFT panels are supported.

The S1D13781 provides hardware rotation of the display memory transparent to the software application. The S1D13781 supports both Alpha Blending and Transparency, and with PIP Layer Flashing both preset Blinking and Fade In/Out is achieved with simple register settings. With PIP Layer Flashing the displayed image looks rich, even when used with a low performance CPU.

# **Chapter 2 Features**

# 2.1 Display Resolution

- 384K bytes of embedded VRAM for storing the image data
- Display Resolutions for one layer display (Main Layer Only):
  - Up to 480x272 at 24 bpp
  - Up to 800x480 at 8 bpp
- Display Resolutions for two layer display (Main and PIP Layer):
  - Up to 400x240 at 24 bpp (Main Layer) and 400x240 at 8 bpp (PIP Layer)

### 2.2 CPU Interface

- 8/16-bit Direct interface
- 8/16-bit Indirect interface
- SPI (Mode 0, Mode 3)

# 2.3 Input Data Format

• RGB 8:8:8, RGB 5:6:5, 8 bpp grayscale, or 8/16/24 bpp with Look-Up Table (LUT)

# 2.4 Display Interface

- Single panel, single drive passive displays
  - 8/16-bit color
  - 4/8-bit monochrome
- Active Matrix TFT panels
  - 16/18/24-bit

### 2.5 Display Features

- Up to two display layers:
  - Main Layer
    - 8/16/24 bpp color depths with optional Look-up Table (LUT)
    - Independent rotation (0, 90, 180, 270° counter-clockwise)
  - PIP Layer
    - 8/16/24 bpp color depths with optional Look-up Table (LUT)
    - Independent rotation (0, 90, 180, 270° counter-clockwise)
    - Configurable PIP Effects allow automatic blink and fade in/out effects
- Alpha Blending
- Transparency
- Look-up Tables for Main and PIP Layers (256 address x 24 bpp)
- 2D BitBLT Engine

### 2.6 Miscellaneous

- Single Clock Input: CLKI
- Embedded PLL
- Software initiated Power Save Modes
- General Purpose IO Pins are available
- Operating Temperature:

```
S1D13781F00A*** -40 to 85 °C
S1D13781F01A*** -40 to 105 °C
```

• Package:

QFP15 100-pin (14mm x 14mm x 1.7mm)

# **Chapter 3 Typical System Implementation**



Figure 3-1: Typical System Diagram (Direct 16-bit Mode 1, Monochrome Passive 4-bit Panel)



Figure 3-2: Typical System Diagram (Direct 16-bit Mode 2, Monochrome Passive 8-bit Panel)



Figure 3-3: Typical System Diagram (Indirect 16-bit Mode 1, Color Passive 8-bit Format 2 Panel)



Figure 3-4: Typical System Diagram (Indirect 16-bit Mode 2, Color Passive 16-bit Panel)



Figure 3-5: Typical System Diagram (Direct 8-bit, Generic TFT 16-bit)



Figure 3-6: Typical System Diagram (Indirect 8-bit, Generic TFT 18-bit)



Figure 3-7: Typical System Diagram (SPI, Generic TFT 24-bit)

# **Chapter 4 Pins**

# 4.1 Pinout Diagram



Figure 4-1 S1D13781 Pinout Diagram (QFP15-100pin) - Top View

# 4.2 Pin Description

#### Key:

#### Pin Types

I = Input O = Output

IO = Bi-Directional (Input/Output)

P = Power pin

AP = Analog Power pin

G = Ground

AG = Analog Ground

#### **RESET# / Power Save State**

H = High level output
L = Low level output
Hi-Z = High Impedance

Q = Output Pin, retains output state

QB = IO Pin, if configured as output retains state

Table 4-1: Cell Description

| Item | Description                                                                |
|------|----------------------------------------------------------------------------|
| HIS  | H System LVCMOS Schmitt Input Buffer with Fail Safe                        |
| HISD | H System LVCMOS Schmitt Input Buffer with pull-down resistor and Fail Safe |
| HISU | H System LVCMOS Schmitt Input Buffer with pull-up resistor and Fail Safe   |
| HID  | H System LVCMOS Input Buffer with pull-down resistor and Fail Safe         |
| НО   | H System LVCOMOS Output buffer with Fail Safe                              |
| НВ   | H System LVCMOS Bidirectional Buffer with Fail Safe                        |
| HBD  | H System LVCMOS Bidirectional Buffer with pull-down resistor and Fail Safe |
| LIDS | L System <sup>2</sup> LVCMOS Schmitt Input Buffer with pull-down resistor  |
| LITR | L System Transparent Input Buffer                                          |

<sup>&</sup>lt;sup>1</sup> H System is IOVDD (see Chapter 8, "D.C. Characteristics" on page 27).

<sup>&</sup>lt;sup>2</sup> L System is COREVDD (see Chapter 8, "D.C. Characteristics" on page 27).

<sup>&</sup>lt;sup>3</sup> LVCMOS is Low Voltage CMOS (see Chapter 8, "D.C. Characteristics" on page 27).

# 4.2.1 Host Interface

Table 4-2: Host Interface Pin Descriptions

| Pin Name | Туре | Pin#           | Cell | Power | Power<br>Save<br>State | RESET#<br>State | Description                                                                                                                                    |
|----------|------|----------------|------|-------|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| CS#      | I    | 28             | HIS  | IOVDD | _                      | _               | This input pin is the Chip Select signal.                                                                                                      |
| WR#      | I    | 27             | HIS  | IOVDD | _                      | _               | This input pin has multiple functions, WR#, RDU# and SCK. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                |
| RD#      | I    | 26             | HISU | IOVDD | _                      | _               | This input pin has multiple functions, RD# and RDL#. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                     |
| UB#      | I    | 25             | HISU | IOVDD | _                      | _               | This input pin has multiple functions, UB# and WRU#. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                     |
| LB#      | I    | 24             | HISU | IOVDD | _                      | _               | This input pin has multiple functions, LB# and WRL#. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                     |
| AB0      | 0    | 2              | НВ   | IOVDD | QB                     | _               | This bidirectional pin has multiple functions, AB0 and TE. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.               |
| AB1      | 1    | 3              | HID  | IOVDD | _                      | _               | This input pin has multiple functions, AB1 and P/C#. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                     |
| AB[18:2] | 1    | 22~14,<br>11~4 | HID  | IOVDD | _                      | _               | These input pins are the host address bus AB[18:2]. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                      |
| DB0      | О    | 29             | НВ   | IOVDD | _                      | _               | This bidirectional pin has multiple functions, host data bus DB0 and SI. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details. |
| DB1      | Ю    | 31             | НВ   | IOVDD | _                      | _               | This bidirectional pin has multiple functions, host data bus DB1 and SO. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details. |
| DB[7:2]  | Ю    | 37~32          | НВ   | IOVDD | _                      | _               | These bidirectional pins are the host data bus DB[7:2]. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                  |
| DB8      | Ю    | 40             | НВ   | IOVDD | _                      | _               | This bidirectional pin has multiple functions, host data bus DB8 and TE. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details. |
| DB[15:9] | Ю    | 47~41          | НВ   | IOVDD | _                      | _               | These bidirectional pins are the host data bus DB[15:9]. See Section 4.4, "Host Interface Pin Mapping" on page 20 for details.                 |
| RESET#   | I    | 100            | HIS  | IOVDD | _                      | _               | Active low input to set all internal registers to the default state and to force all signals to their inactive states.                         |

### 4.2.2 Panel Interface

Table 4-3: Panel Interface Pin Descriptions

| Pin Name   | Туре | Pin#               | Cell | Power | Power<br>Save<br>State | RESET#<br>State | Description                                                                                                                                                  |
|------------|------|--------------------|------|-------|------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDT[11:0]  | 0    | 74,72~68,<br>66~61 | НО   | IOVDD | Q                      | L               | These output pins are the panel data bus PDT[11:0]. See Section 4.5, "Panel Interface Pin Mapping" on page 21 for details.                                   |
| PDT[23:12] | Ю    | 88~81,<br>78~75    | HBD  | IOVDD | QB                     | L               | These bidirectional pins have multiple functions, panel data bus PDT[23:12] and GPIO. See Section 4.5, "Panel Interface Pin Mapping" on page 21 for details. |
| VS         | 0    | 54                 | НО   | IOVDD | Q                      | L               | This output pin is VS, the panel vertical sync signal. See Section 4.5, "Panel Interface Pin Mapping" on page 21 for details.                                |
| HS         | 0    | 55                 | НО   | IOVDD | Q                      | L               | This output pin is HS, the panel horizontal sync signal. See Section 4.5, "Panel Interface Pin Mapping" on page 21 for details.                              |
| DE         | 0    | 56                 | НО   | IOVDD | Q                      | L               | This output pin has multiple functions, panel data bus enable DE and MOD. See Section 4.5, "Panel Interface Pin Mapping" on page 21 for details.             |
| PDCLK      | 0    | 59                 | НО   | IOVDD | Q                      | L               | This output pin is PDCLK, pixel clock for panels.<br>See Section 4.5, "Panel Interface Pin Mapping" on<br>page 21 for details.                               |

# 4.2.3 Clock Input

Table 4-4: Clock Input Pin Descriptions

| Pin Name | Туре | Pin# | Cell | Power | Power<br>Save<br>State | RESET#<br>State | Description                         |
|----------|------|------|------|-------|------------------------|-----------------|-------------------------------------|
| CLKI     | Ι    | 49   | HIS  | IOVDD | _                      | _               | Input clock source for PLL or MCLK. |

### 4.2.4 Miscellaneous

Table 4-5: Miscellaneous Pin Descriptions

| Pin Name  | Туре | Pin#  | Cell | Power   | Power<br>Save<br>State | RESET#<br>State | Description                                                                                                                                               |
|-----------|------|-------|------|---------|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| TESTEN    | 1    | 98    | LIDS | COREVDD | _                      | _               | Test Enable input used for production test only. This pin must be connected directly to GND for normal operation.                                         |
| SCANEN    | _    | 99    | HISD | IOVDD   | _                      | _               | Scan Enable input used for production test only. This pin must be connected directly to GND for normal operation.                                         |
| VCP       | 0    | 52    | LITR | PLLVDD  | _                      | _               | This pin is for production test only and should be left unconnected for normal operation.                                                                 |
| CNF[2:0]  | I    | 97~95 | HIS  | IOVDD   | _                      | _               | These inputs are used for power-on configuration. For details, see Table 4-7: "Summary of Power-On/Reset Options (Host Interface Selection)," on page 19. |
|           |      |       |      |         |                        |                 | <b>Note:</b> These pins must be connected directly to IOVDD or GND.                                                                                       |
| GPIO[3:0] | Ю    | 94~91 | HBD  | IOVDD   | QB                     | _               | These pins are a general purpose input/output.  Default is input. See Section 10.7, "GPIO Setting Registers" on page 96 for details.                      |

### 4.2.5 Power And Ground

Table 4-6: Power And Ground Pin Descriptions

| Pin Name | Туре | Pin#                              | Cell | Power | Power<br>Save<br>State | RESET#<br>State | Description       |
|----------|------|-----------------------------------|------|-------|------------------------|-----------------|-------------------|
| IOVDD    | Р    | 1, 30, 50<br>60, 73, 89           | Р    | _     | _                      | _               | IO power supply   |
| COREVDD  | Р    | 13, 39, 58, 79                    | Р    | _     | _                      | _               | Core power supply |
| GND      | G    | 12, 23, 38, 48, 57, 67,<br>80, 90 | Р    | _     | _                      | _               | GND for digital   |
| PLLVDD   | AP   | 53                                | Р    |       | _                      | _               | PLL Power Supply  |
| PLLGND   | AG   | 51                                | Р    |       |                        | _               | GND for PLL       |

# 4.3 Summary of Configuration Options

The CNF[2:0] pins are used for Host Interface selection and must be connected directly to IOVDD or GND.

Table 4-7: Summary of Power-On/Reset Options (Host Interface Selection)

| Configuration | Power-On/                                                                                                                                                                | Reset State          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Input         | 1 (connected to IOVDD)                                                                                                                                                   | 0 (connected to GND) |
| CNF[2:0]      | 000: Direct 16-bit mode 1 001: Direct 16-bit mode 2 010: Indirect 16-bit mode 1 011: Indirect 16-bit mode 2 100: Direct 8-bit 101: Indirect 8-bit 110: Reserved 111: SPI |                      |

# 4.4 Host Interface Pin Mapping

The S1D13781 Host interface is selected by setting of the CNF[2:0] pins. For a summary of the Host interface options, see Section 4.3, "Summary of Configuration Options" on page 19.

Table 4-8: Host Interface Pin Mapping

| S1D13781 | Direct 16-bit | Direct 16-bit | Indirect 16-bit | Indirect 16-bit | Direct 8-bit | Indirect 8-bit | SPI  |
|----------|---------------|---------------|-----------------|-----------------|--------------|----------------|------|
| Pin Name | Mode 1        | Mode 2        | Mode 1          | Mode 2          | Direct o-bit | manect o-bit   | SFI  |
| CS#      | CS#           | CS#           | CS#             | CS#             | CS#          | CS#            | SCS# |
| WR#      | WR#           | RDU#          | WR#             | RDU#            | WR#          | WR#            | SCK  |
| RD#      | RD#           | RDL#          | RD#             | RDL#            | RD#          | RD#            | Н    |
| UB#      | UB#           | WRU#          | UB#             | WRU#            | Н            | Н              | Н    |
| LB#      | LB#           | WRL#          | LB#             | WRL#            | Н            | Н              | Н    |
| AB0      | TE            | TE            | TE              | TE              | AB0          | TE             | TE   |
| AB1      | AB1           | AB1           | P/C#            | P/C#            | AB1          | P/C#           | Low  |
| AB[18:2] | AB[18:2]      | AB[18:2]      | Low             | Low             | AB[18:2]     | Low            | Low  |
| DB0      | DB0           | DB0           | DB0             | DB0             | DB0          | DB0            | SI   |
| DB1      | DB1           | DB1           | DB1             | DB1             | DB1          | DB1            | SO   |
| DB[7:2]  | DB[7:2]       | DB[7:2]       | DB[7:2]         | DB[7:2]         | DB[7:2]      | DB[7:2]        | L    |
| DB8      | DB8           | DB8           | DB8             | DB8             | TE           | L              | L    |
| DB[15:9] | DB[15:9]      | DB[15:9]      | DB[15:9]        | DB[15:9]        | L            | L              | L    |

#### Where:

H = Connect directly to IOVDD.

L = Connect directly to GND.

Low = Internal pull-down for address bus is active.

TE is defined by REG[22h] bits 6-5.

# 4.5 Panel Interface Pin Mapping

Panel interface mode selection is specified by REG[20h] bits 3-0.

Table 4-9: Panel Interface Pin Mapping

| S1D13781 |          | me Passive<br>nel | Color Pas         | sive Panel |        | Generic TFT |        |  |
|----------|----------|-------------------|-------------------|------------|--------|-------------|--------|--|
| Pin      | 4-bit    | 8-bit             | 8-bit<br>Format 2 | 16-bit     | 16-bit | 18-bit      | 24-bit |  |
| VS       | VS       | VS                | VS                | VS         | VS     | VS          | VS     |  |
| HS       | HS       | HS                | HS                | HS         | HS     | HS          | HS     |  |
| DE       | MOD      | MOD               | MOD               | MOD        | DE     | DE          | DE     |  |
| PDCLK    | CK       | CK                | CK                | CK         | PCLK   | PCLK        | PCLK   |  |
| PDT0     | L        | D0 (px8)          | D0 (G3)           | D0 (R6)    | B0     | B0          | B0     |  |
| PDT1     | L        | D1 (px7)          | D1 (R3)           | D1 (G5)    | B1     | B1          | B1     |  |
| PDT2     | L        | D2 (px6)          | D2 (B2)           | D2 (B4)    | B2     | B2          | B2     |  |
| PDT3     | L        | D3 (px5)          | D3 (G2)           | D3 (R4)    | В3     | В3          | В3     |  |
| PDT4     | D0 (px4) | D4 (px4)          | D4 (R2)           | D8 (B5)    | B4     | B4          | B4     |  |
| PDT5     | D1 (px3) | D5 (px3)          | D5 (B1)           | D9 (R5)    | G0     | B5          | B5     |  |
| PDT6     | D2 (px2) | D6 (px2)          | D6 (G1)           | D10 (G4)   | G1     | G0          | B6     |  |
| PDT7     | D3 (px1) | D7 (px1)          | D7 (R1)           | D11 (B3)   | G2     | G1          | B7     |  |
| PDT8     | L        | L                 | L                 | D4 (G3)    | G3     | G2          | G0     |  |
| PDT9     | L        | L                 | L                 | D5 (B2)    | G4     | G3          | G1     |  |
| PDT10    | L        | L                 | L                 | D6 (R2)    | G5     | G4          | G2     |  |
| PDT11    | L        | L                 | L                 | D7 (G1)    | R0     | G5          | G3     |  |
| PDT12    | GPIO4    | GPIO4             | GPIO4             | D12 (R3)   | R1     | R0          | G4     |  |
| PDT13    | GPIO5    | GPIO5             | GPIO5             | D13 (G2)   | R2     | R1          | G5     |  |
| PDT14    | GPIO6    | GPIO6             | GPIO6             | D14 (B1)   | R3     | R2          | G6     |  |
| PDT15    | GPIO7    | GPIO7             | GPIO7             | D15 (R1)   | R4     | R3          | G7     |  |
| PDT16    | GPIO8    | GPIO8             | GPIO8             | GPIO8      | GPIO8  | R4          | R0     |  |
| PDT17    | GPIO9    | GPIO9             | GPIO9             | GPIO9      | GPIO9  | R5          | R1     |  |
| PDT18    | GPIO10   | GPIO10            | GPIO10            | GPIO10     | GPIO10 | GPIO10      | R2     |  |
| PDT19    | GPIO11   | GPIO11            | GPIO11            | GPIO11     | GPIO11 | GPIO11      | R3     |  |
| PDT20    | GPIO12   | GPIO12            | GPIO12            | GPIO12     | GPIO12 | GPIO12      | R4     |  |
| PDT21    | GPIO13   | GPIO13            | GPIO13            | GPIO13     | GPIO13 | GPIO13      | R5     |  |
| PDT22    | GPIO14   | GPIO14            | GPIO14            | GPIO14     | GPIO14 | GPIO14      | R6     |  |
| PDT23    | GPIO15   | GPIO15            | GPIO15            | GPIO15     | GPIO15 | GPIO15      | R7     |  |

#### Note

- 1. L = output is fixed Low.
- 2. H = output is fixed High
- 3. When PDT[12:23] is assigned as panel data bus, the internal pull down is inactive. When PDT[12:23] is assigned as GPIO, the internal pull down is controlled by REG[D4h].

# **Chapter 5 Logic Diagram**



Figure 5-1: Block Diagram

# **Chapter 6 Embedded Memory**

# 6.1 Memory Map



Figure 6-1: Memory Construction for Direct Interface

The S1D13781 has 384K bytes of memory. The VRAM, Registers, and LUT are directly mapped.

### 6.2 Sample Maximum Resolution

When in 1 Layer Mode (PIP Layer off, REG[60h] bits 2-0 = 000b), all 384K bytes of VRAM are assigned for the Main Layer. The Main Layer start address (REG[42h] ~ REG[44h]) must maintain 32-bit alignment. Maximum Main Layer resolutions are shown in the following table.

Table 6-1: Maximum Main Layer Resolutions for 1 Layer Mode

| Input Data Format | Horizontal | Vertical |
|-------------------|------------|----------|
| RGB 8:8:8         | 480        | 273      |
| RGB 5:6:5         | 480        | 409      |
| 8 bpp + LUT1      | 800        | 491      |

When in 2 Layer Mode (PIP Layer on, REG[60h] bits 2-0 = 001b ~ 111b), the 384K bytes of VRAM are assigned to both the Main Layer and PIP Layer. Both the Main Layer Start Address (REG[42h] ~ REG[44h]) and PIP Layer Start Address (REG[52h] ~ REG[54h]) must maintain 32-bit alignment. maximum combination resolutions for Main and PIP layer are shown in the following table.

Table 6-2: Maximum Combination Resolutions for 2 Layer Mode

| Example | Layer | Input Data Format | Horizontal | Vertical |
|---------|-------|-------------------|------------|----------|
| 1       | Main  | RGB 8:8:8         | 400        | 240      |
| '       | PIP   | 8 bpp + LUT2      | 400        | 240      |
| 2       | Main  | RGB 8:8:8         | 480        | 240      |
| 2       | PIP   | RGB 5:6:5         | 200        | 110      |
| 3       | Main  | RGB 8:8:8         | 270        | 240      |
| 3       | PIP   | RGB 8:8:8         | 270        | 240      |

# **Chapter 7 Clocks**

### 7.1 Clock Tree



Figure 7-1: Clock Diagram

# 7.2 PLL Setting

PLL related registers (REG[10h] through REG[14h]) must be set as shown in the following figure.



Figure 7-2: PLL Settings

#### Note

If the S1D13781 is configured to use the PLL output as the MCLK source and the Host wants to turn off the input clock (CLKI), the Host must disable the PLL (REG[10h] bit 0 = 0b) before shutting off CLKI. This procedure ensures that the PLL Lock bit (REG[10h] bit 15) goes low. Once CLKI has been turned back on, the Host should reenable the PLL.

# 7.3 Clock Setting Minimum Requirement

REG[16h], the Internal Clock Configuration Register, defines the PCLK (Pixel Clock) ratio from MCLK (Memory Clock). When the panel interface block requests more pixel data than the memory interface block can provide, garbage data will be displayed. This means that when the MCLK to PCLK divide ratio is too low (REG[16h] bits 3-0), the memory interface block cannot provide data to the PCLK at the rate set. Panel interface block requirements depend on PIP enable and rotation of both Main and PIP window. Following table shows minimum setting examples for REG[16h].

|                 | Врр       | 8       | 8       | 16      | 16      | 24      | 24      | 24      | 24      |
|-----------------|-----------|---------|---------|---------|---------|---------|---------|---------|---------|
| Main Window     | Rotation  | 0/180   | 90/270  | 0/180   | 90/270  | 0/180   | 90/270  | 0/180   | 90/270  |
|                 | Hit Ratio | 0.25    | 1.00    | 0.50    | 1.00    | 0.75    | 2.00    | 0.75    | 2.00    |
|                 | Врр       | -       | 8       | 8       | 16      | 8       | 16      | 24      | 24      |
| PIP Window      | Rotation  | -       | 0/180   | 0/180   | 0/180   | 0/180   | 0/180   | 0/180   | 90/270  |
|                 | Hit Ratio | 0.00    | 0.25    | 0.25    | 0.50    | 0.25    | 0.50    | 0.75    | 2.00    |
| Total Hit Ratio |           | 0.25    | 1.25    | 0.75    | 1.50    | 1.00    | 2.50    | 1.50    | 4.00    |
| REG[16] Minimu  | m Setting | 0 (1:1) | 1 (2:1) | 0 (1:1) | 1 (2:1) | 0 (1:1) | 2 (3:1) | 1 (2:1) | 3 (4:1) |

Table 7-1: REG[16] Minimum Setting Examples

#### Note

The above table does not take into account 2D BitBLT and Host accessing. For actual settings, space must be reserved for 2D BitBLT and Host accessing.

# **Chapter 8 D.C. Characteristics**

# 8.1 Absolute Maximum Ratings

Table 8-1: Absolute Maximum Ratings

| Symbol               | Parameter              | Rating                   | Units |
|----------------------|------------------------|--------------------------|-------|
| Core V <sub>DD</sub> | Core Supply Voltage    | GND - 0.3 to 2.0         | V     |
| PLL V <sub>DD</sub>  | PLL Supply Voltage     | GND - 0.3 to 2.0         | V     |
| IO V <sub>DD</sub>   | Host IO Supply Voltage | COREVDD to 4.0           | V     |
| V <sub>IN</sub>      | Input Voltage          | GND - 0.3 to IOVDD + 0.3 | V     |
| V <sub>OUT</sub>     | Output Voltage         | GND - 0.3 to IOVDD + 0.3 |       |
| l <sub>OUT</sub>     | Output Current         | ±10                      | mA    |

# 8.2 Recommended Operating Conditions

Table 8-2: Recommended Operating Conditions

| Symbol               | Parameter              | Condition       | Min  | Тур     | Max   | Units |
|----------------------|------------------------|-----------------|------|---------|-------|-------|
| Core V <sub>DD</sub> | Core Supply Voltage    | GND = 0 V       | 1.35 | 1.5     | 1.65  | V     |
| PLL V <sub>DD</sub>  | PLL Supply Voltage     | GND = 0 V       | 1.35 | 1.5     | 1.65  | V     |
| IO V <sub>DD</sub>   | Host IO Supply Voltage | GND = 0 V       | 1.62 | 1.8/3.3 | 3.6   | V     |
| V <sub>IN</sub>      | Input Voltage          | _               | GND  | _       | IOVDD | V     |
| т.                   | Operating Temperature  | S1D13781F00A*** | -40  | 25      | 85    | °C    |
| T <sub>OPR</sub>     | Operating remperature  | S1D13781F01A*** | -40  | 25      | 105   | °C    |

# 8.3 Electrical Characteristics

The following characteristics are for:  $T_{OPR} = -40$  to 85 °C (S1D13781F00A\*\*\*) = -40 to 105 °C (S1D13781F01A\*\*\*)

*Table 8-3: IOVDD* =  $3.3V \pm 0.3V$ , *GND* = 0V

| Symbol            | Parameter                 | Condition                     | Min       | Тур | Max       | Units |
|-------------------|---------------------------|-------------------------------|-----------|-----|-----------|-------|
| I <sub>IZ</sub>   | Input Leakage Current     | _                             | -5        | _   | 5         | ^     |
| I <sub>OZ</sub>   | Off State Leakage Current | _                             | -5        | _   | 5         | μΑ    |
| IOV <sub>OH</sub> | High Level Output Voltage | IOVDD = Min.<br>IOH = -4mA    | IOVDD-0.4 | _   | _         | V     |
| IOV <sub>OL</sub> | Low Level Output Voltage  | IOVDD = Min.<br>IOL = 4mA     | _         | _   | 0.4       | V     |
| V <sub>IH</sub>   | High Level Input Voltage  | LVCMOS Level,<br>IOVDD = Max. | 2.2       | _   | IOVDD+0.3 | V     |
| V <sub>IL</sub>   | Low Level Input Voltage   | LVCMOS Level,<br>IOVDD = Min. | -0.3      | _   | 0.8       | V     |
| V <sub>T+</sub>   | Positive Trigger Voltage  | LVCMOS Schmitt                | 1.2       | _   | 2.52      | V     |
| V <sub>T-</sub>   | Negative Trigger Voltage  | LVCMOS Schmitt                | 0.75      | _   | 1.98      | V     |
| ΔV                | Hysteresis Voltage        | LVCMOS Schmitt                | 0.3       | _   | _         | V     |
| R <sub>PU</sub>   | Pull-up Resistance        | VI = 0V                       | 20        | 50  | 120       | kΩ    |
| R <sub>PD</sub>   | Pull-down Resistance      | VI = IOVDD                    | 20        | 50  | 120       | kΩ    |
| C <sub>IO</sub>   | Pin Capacitance           | f = 1MHz, IOVDD =<br>0V       | _         | _   | 10        | pF    |

Table 8-4:  $IOVDD = 1.8V \pm 0.18V$ , GND = 0V

| Symbol            | Parameter                 | Condition                     | Min       | Тур | Max       | Units |
|-------------------|---------------------------|-------------------------------|-----------|-----|-----------|-------|
| I <sub>IZ</sub>   | Input Leakage Current     | _                             | -5        | _   | 5         | ^     |
| I <sub>OZ</sub>   | Off State Leakage Current | _                             | -5        | _   | 5         | μΑ    |
| IOV <sub>OH</sub> | High Level Output Voltage | IOVDD = Min.<br>IOH = -1.8mA  | IOVDD-0.4 | _   | _         | V     |
| IOV <sub>OL</sub> | Low Level Output Voltage  | IOVDD = Min.<br>IOL = 1.8mA   | _         | _   | 0.4       | V     |
| V <sub>IH</sub>   | High Level Input Voltage  | LVCMOS Level,<br>IOVDD = Max. | 1.39      | _   | IOVDD+0.3 | V     |
| V <sub>IL</sub>   | Low Level Input Voltage   | LVCMOS Level,<br>IOVDD = Min. | -0.3      | _   | 0.48      | V     |
| V <sub>T+</sub>   | Positive Trigger Voltage  | LVCMOS Schmitt                | 0.57      | _   | 1.48      | V     |
| V <sub>T-</sub>   | Negative Trigger Voltage  | LVCMOS Schmitt                | 0.41      | _   | 1.28      | V     |
| ΔV                | Hysteresis Voltage        | LVCMOS Schmitt                | 0.17      | _   | _         | V     |
| R <sub>PU</sub>   | Pull-up Resistance        | VI = 0V                       | 36        | 100 | 244       | kΩ    |
| R <sub>PD</sub>   | Pull-down Resistance      | VI = IOVDD                    | 36        | 100 | 244       | kΩ    |
| C <sub>IO</sub>   | Pin Capacitance           | f = 1MHz, IOVDD =<br>0V       | _         | _   | 10        | pF    |

# Chapter 9 A.C. Characteristics

Conditions:

$$\begin{split} IOVDD &= 1.62 V \sim 3.60 V \\ T_A &= -40 \text{ °C to } 85 \text{ °C (S1D13781F00A***)} \\ &= -40 \text{ °C to } 105 \text{ °C (S1D13781F01A***)} \\ T_{rise} \text{ and } T_{fall} \text{ for all inputs except Schmitt and CLKI must be } \leq 50 \text{ ns (}10\% \sim 90\%) \\ T_{rise} \text{ and } T_{fall} \text{ for all Schmitt must be } \leq 5 \text{ ms (}10\% \sim 90\%) \\ C_L &= 8pF \sim 30pF \text{ (Panel I/F)} \end{split}$$

# 9.1 Clock Timing

### 9.1.1 Input Clocks



Figure 9-1 Clock Input Required (PLL)

Table 9-1: Clock Input Requirements for PLL (CLKI)

| Symbol            | Parameter                              | Min  | Тур                 | Max  | Units             |
|-------------------|----------------------------------------|------|---------------------|------|-------------------|
| f <sub>CLKI</sub> | Input clock frequency                  | 1    | 1                   | 33   | MHz               |
| t <sub>CLKI</sub> | Input clock period                     | _    | 1/f <sub>CLKI</sub> | _    | μs                |
| t1                | Input clock pulse width high           | 0.45 | _                   | 0.55 | t <sub>CLKI</sub> |
| t2                | Input clock pulse width low            | 0.45 | _                   | 0.55 | t <sub>CLKI</sub> |
| t3                | Input clock rise time (10% - 90%)      | _    | _                   | 10   | ns                |
| t4                | Input clock fall time (90% - 10%)      | _    | _                   | 10   | ns                |
| t5                | Input clock period jitter (see Note 1) | -300 | _                   | 300  | ps                |

1. The input clock period jitter is the displacement relative to the center period (reciprocal of the center frequency).

Table 9-2: Clock Input Requirements for PLL Bypassed (CLKI)

| Symbol            | Parameter                         | Min | Тур                 | Max | Units |
|-------------------|-----------------------------------|-----|---------------------|-----|-------|
| f <sub>CLKI</sub> | Input clock frequency             | _   | _                   | 66  | MHz   |
| t <sub>CLKI</sub> | Input clock period                | _   | 1/f <sub>CLKI</sub> | 1   | μs    |
| t1                | Input clock pulse width high      | 6.8 | _                   | _   | ns    |
| t2                | Input clock pulse width low       | 6.8 | _                   | _   | ns    |
| t3                | Input clock rise time (10% - 90%) | _   | _                   | 5   | ns    |
| t4                | Input clock fall time (90% - 10%) | _   | _                   | 5   | ns    |

#### 9.1.2 PLL Clock

The PLL circuit is an analog circuit and is very sensitive to noise on the input clock waveform or the power supply. Noise on the clock or the supplied power may cause the operation of the PLL circuit to become unstable or increase the jitter.

Due to these noise constraints, it is highly recommended that the power supply traces or the power plane for the PLL be isolated from those of other power supplies. Filtering should also be used to keep the power as clean as possible. The jitter of the input clock waveform should be as small as possible.



Figure 9-2: PLL Start-Up Time

Table 9-3: PLL Characteristics

| Symbol             | Parameter                                  | Min | Max | Units |
|--------------------|--------------------------------------------|-----|-----|-------|
| f <sub>PLLI</sub>  | PLL input clock frequency after M-Divider  | 1   | 2   | MHz   |
| f <sub>PLLI2</sub> | PLL input clock frequency before M-Divider | 1   | 33  | MHz   |
| f <sub>PLLO</sub>  | PLL output clock frequency                 | 33  | 66  | MHz   |
| t <sub>PJref</sub> | PLL output clock period jitter             | -3  | 3   | %     |
| t <sub>PDuty</sub> | PLL output clock duty cycle                | 30  | 70  | %     |
| t <sub>PStal</sub> | PLL output stable time                     |     | 2.5 | ms    |

# 9.2 RESET# Timing



Figure 9-3 RESET# Timing

Table 9-4 RESET# Timing

| Symbol | Parameter                           | Min | Max | Units |
|--------|-------------------------------------|-----|-----|-------|
| t1     | Reset Pulse Width is ignored        | -   | 42  | ns    |
| t2     | Active Reset Pulse Width (see Note) | 150 | 1   | ns    |

1. The RESET# line should be held low longer than 150ns to guarantee reset.

# 9.3 Power Supply Sequence

### 9.3.1 Power-On Sequence



Figure 9-4: Power-On Sequence

Table 9-5: Power-On Sequence

| Symbol | Parameter                              | Min | Max | Units |
|--------|----------------------------------------|-----|-----|-------|
| t1     | IOVDD on delay from COREVDD, PLLVDD on | 0   | 500 | ms    |

#### Note

The sequence of COREVDD to IOVDD may be reversed as long as the timing is within the 500ms maximum.

### 9.3.2 Power-Off Sequence



Figure 9-5: Power-Off Sequence

Table 9-6: Power-Off Sequence

| Symbol | Parameter                            | Min | Max | Units |
|--------|--------------------------------------|-----|-----|-------|
| t1     | COREVDD, PLLVDD off delay from IOVDD | 0   | 500 | ms    |

#### Note

The sequence of COREVDD to IOVDD may be reversed as long as the timing is within the 500ms maximum.

# 9.4 Host Interface Timing

# 9.4.1 Direct 16-bit Mode 1 Timing



Figure 9-6: Direct 16-bit Mode 1 Timing

Table 9-7: Direct 16-bit Mode 1 Timing

| Symbol | Parameter                                                    | 3.3 Volt               |                         | 1.8 Volt               |                         | Units |
|--------|--------------------------------------------------------------|------------------------|-------------------------|------------------------|-------------------------|-------|
|        |                                                              | Min                    | Max                     | Min                    | Max                     | Units |
| t1     | AB[18:1], UB#, LB# setup time to CS# (WR#, RD#)              | 2                      | -                       | 1                      | -                       | ns    |
| t2     | WR#,RD# (CS#) setup time to CS# (WR#, RD#)                   | 1                      | -                       | 1                      | -                       | ns    |
| t3     | DB[15:0] setup time to CS# (WR#) rising edge: write cycle    | 1                      | -                       | 1                      | -                       | ns    |
| t4     | DB[15:0] hold time from CS# (WR#) rising edge: write cycle   | 7                      | -                       | 8                      | -                       | ns    |
| t5w    | WR# (CS#) hold time from CS# (WR#) rising edge: write cycle  | 3                      | -                       | 3                      | -                       | ns    |
| t5r    | RD# (CS#) hold time from CS# (RD#) rising edge: read cycle   | 0                      | -                       | 0                      | -                       | ns    |
| t6     | AB[18:1], UB#, LB# hold time from CS# (WR#, RD#) rising edge | 5                      | -                       | 5                      | -                       | ns    |
| t7     | CS# (RD#) falling edge to DB[15:0] driven: read cycle        | -                      | 15                      | -                      | 21                      | ns    |
| t8     | CS# (RD#) falling edge to valid Data: read cycle             | -                      | 4xT <sub>mclk</sub> +16 | -                      | 4xT <sub>mclk</sub> +23 | ns    |
| t9     | DB[15:0] hold time from CS# (RD#) rising edge: read cycle    | 2                      | 12                      | 2                      | 14                      | ns    |
| t10w   | End of write to next read/write                              | 7                      | -                       | 6                      | -                       | ns    |
| t10r   | End of read to next read/write                               | T <sub>mclk</sub> +9   | -                       | T <sub>mclk</sub> +10  | -                       | ns    |
| t11w   | CS# (WR#) pulse width for write cycle                        | 3                      | -                       | 5                      | -                       | ns    |
| t12w   | CS# (WR#) rise to next CS# (WR#) rise: write cycle           | 3xT <sub>mclk</sub> +6 | -                       | 3xT <sub>mclk</sub> +6 | -                       | ns    |

 $T_{melk}$  = period of internal MCLK clock signal

# 9.4.2 Direct 16-bit Mode 2 Timing



Figure 9-7: Direct 16-bit Mode 2 Timing

Table 9-8: Direct 16-bit Mode 2 Timing

| Currente e l | Double to the state of the stat | 3.3                    | Volt                    | 1.8 Volt               |                         | Units |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------------------------|-------------------------|-------|
| Symbol       | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                        | Max                     | Min                    | Max                     | Units |
| t1           | AB[18:1] setup time to CS# (WRU#, WRL#, RDU#, RDL#)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                      | -                       | 1                      | -                       | ns    |
| t2           | WRU#, WRL#, RDU#, RDL# (CS#) setup time to CS# (WRU#, WRL#, RDU#, RDL#)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2                      | -                       | 2                      | -                       | ns    |
| t3           | DB[15:0] setup time to CS# (WRU#, WRL#) rising edge: write cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                      | -                       | 1                      | -                       | ns    |
| t4           | DB[15:0] hold time from CS# (WRU#, WRL#) rising edge: write cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7                      | -                       | 8                      | -                       | ns    |
| t5w          | WRU#, WRL# (CS#) hold time from CS# (WRU#, WRL#) rising edge: write cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3                      | -                       | 3                      | -                       | ns    |
| t5r          | RDU#, RDL# (CS#) hold time from CS# (RDU#, RDL#) rising edge: read cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                      | -                       | 0                      | -                       | ns    |
| t6           | AB[18:1] hold time from CS# (WRU#, WRL#, RDU#, RDL#) rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                      | -                       | 5                      | -                       | ns    |
| t7           | CS# (RDU#, RDL#) falling edge to DB[15:0] driven: read cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                      | 15                      | -                      | 21                      | ns    |
| t8           | CS# (RDU#, RDL#) falling edge to valid Data: read cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -                      | 4xT <sub>mclk</sub> +16 | -                      | 4xT <sub>mclk</sub> +23 | ns    |
| t9           | DB[15:0] hold time from CS# (RDU#, RDL#) rising edge: read cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2                      | 12                      | 2                      | 14                      | ns    |
| t10w         | End of write to next read/write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7                      | -                       | 7                      | -                       | ns    |
| t10r         | End of read to next read/write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | T <sub>mclk</sub> +9   | -                       | T <sub>mclk</sub> +10  | -                       | ns    |
| t11w         | CS# (WRU#, WRL#) pulse width for write cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3                      | -                       | 5                      | -                       | ns    |
| t12w         | CS# (WRU#, WRL#) rise to next CS# (WRU#, WRL#) rise: write cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3xT <sub>mclk</sub> +6 | -                       | 3xT <sub>mclk</sub> +6 | -                       | ns    |

 $T_{melk}$  = period of internal MCLK clock signal

## 9.4.3 Indirect 16-bit Mode 1 Timing



Figure 9-8: Indirect 16-bit Mode 1 Timing

Table 9-9: Indirect 16-bit Mode 1 Timing

| Cumahad | Downwater                                                   | 3.3 Volt               |                         | 1.8 Volt               |                         | l Inito |
|---------|-------------------------------------------------------------|------------------------|-------------------------|------------------------|-------------------------|---------|
| Symbol  | Parameter                                                   | Min                    | Max                     | Min                    | Max                     | Units   |
| t1      | P/C#, UB#, LB# setup time to CS# (WR#, RD#)                 | 1                      | -                       | 1                      | -                       | ns      |
| t2      | WR#, RD# (CS#) setup time to CS# (WR#, RD#)                 | 1                      | -                       | 1                      | -                       | ns      |
| t3      | DB[15:0] setup time to CS# (WR#) rising edge: write cycle   | 1                      | -                       | 1                      | -                       | ns      |
| t4      | DB[15:0] hold time from CS# (WR#) rising edge: write cycle  | 7                      | -                       | 8                      | -                       | ns      |
| t5w     | WR# (CS#) hold time from CS# (WR#) rising edge: write cycle | 3                      | -                       | 3                      | -                       | ns      |
| t5r     | RD# (CS#) hold time from CS# (RD#) rising edge: read cycle  | 0                      | -                       | 0                      | -                       | ns      |
| t6      | P/C#, UB#, LB# hold time from CS# (WR#, RD#) rising edge    | 4                      | -                       | 4                      | -                       | ns      |
| t7      | CS# (RD#) falling edge to DB[15:0] driven: read cycle       | -                      | 15                      | -                      | 21                      | ns      |
| t8      | CS# (RD#) falling edge to valid Data: read cycle            | -                      | 4xT <sub>mclk</sub> +16 | -                      | 4xT <sub>mclk</sub> +23 | ns      |
| t9      | DB[15:0] hold time from CS# (RD#) rising edge: read cycle   | 2                      | 12                      | 2                      | 14                      | ns      |
| t10w    | End of write to next read/write                             | 5                      | -                       | 5                      | -                       | ns      |
| t10r    | End of read to next read/write                              | T <sub>mclk</sub> +9   | -                       | T <sub>mclk</sub> +10  | -                       | ns      |
| t11w    | CS# (WR#) pulse width for write cycle                       | 3                      | -                       | 5                      | -                       | ns      |
| t12w    | CS# (WR#) rise to next CS# (WR#) rise: write cycle          | 3xT <sub>mclk</sub> +6 | -                       | 3xT <sub>mclk</sub> +6 |                         | ns      |

 $T_{melk}$  = period of internal MCLK clock signal

Table 9-10: Indirect 16-bit Mode 1 Function Select

| P/C# | WR# | RD# | Comments                         |
|------|-----|-----|----------------------------------|
| 0    | 0   | 1   | Command Write (register address) |
| 1    | 0   | 1   | Data (Parameter) Write           |
| 0    | 1   | 0   | inhibit                          |
| 1    | 1   | 0   | Data (Parameter) Read            |

## 9.4.4 Indirect 16-bit Mode 2 Timing



Figure 9-9: Indirect 16-bit Mode 2 Timing

Table 9-11: Indirect 16-bit Mode 2 Timing

| Combal | Power store                                                               | 3.3                    | Volt                    | 1.8 Volt               |                         | l linita |
|--------|---------------------------------------------------------------------------|------------------------|-------------------------|------------------------|-------------------------|----------|
| Symbol | Parameter                                                                 | Min                    | Max                     | Min                    | Max                     | Units    |
| t1     | P/C# setup time to CS# (WRU#, WRL#, RDU#, RDL#)                           | 3                      | -                       | 1                      | -                       | ns       |
| t2     | WRU#, WRL#, RDU#, RDL# (CS#) setup time to CS# (WRU#, WRL#, RDU#, RDL#)   | 2                      | -                       | 2                      | -                       | ns       |
| t3     | DB[15:0] setup time to CS# (WRU#, WRL#) rising edge: write cycle          | 1                      | -                       | 1                      | -                       | ns       |
| t4     | DB[15:0] hold time from CS# (WRU#, WRL#) rising edge: write cycle         | 7                      | -                       | 8                      | -                       | ns       |
| t5w    | WRU#, WRL# (CS#) hold time from CS# (WRU#, WRL#) rising edge: write cycle | 3                      | -                       | 3                      | -                       | ns       |
| t5r    | RDU#, RDL# (CS#) hold time from CS# (RDU#, RDL#) rising edge: read cycle  | 0                      | -                       | 0                      | -                       | ns       |
| t6     | P/C# hold time from CS# (WRU#, WRL#, RDU#, RDL#) rising edge              | 4                      | -                       | 5                      | -                       | ns       |
| t7     | CS# (RDU#, RDL#) falling edge to DB[15:0] driven: read cycle              | -                      | 15                      | -                      | 21                      | ns       |
| t8     | CS# (RDU#, RDL#) falling edge to valid Data: read cycle                   | -                      | 4xT <sub>mclk</sub> +16 | -                      | 4xT <sub>mclk</sub> +23 | ns       |
| t9     | DB[15:0] hold time from CS# (RDU#, RDL#) rising edge: read cycle          | 2                      | 12                      | 2                      | 14                      | ns       |
| t10w   | End of write to next read/write                                           | 7                      | -                       | 7                      | -                       | ns       |
| t10r   | End of read to next read/write                                            | T <sub>mclk</sub> +9   | -                       | T <sub>mclk</sub> +10  | -                       | ns       |
| t11w   | CS# (WRU#, WRL#) pulse width for write cycle                              | 3                      | -                       | 5                      | -                       | ns       |
| t12w   | CS# (WRU#, WRL#) rise to next CS# (WRU#, WRL#) rise: write cycle          | 3xT <sub>mclk</sub> +6 | -                       | 3xT <sub>mclk</sub> +6 | -                       | ns       |

 $T_{melk}$  = period of internal MCLK clock signal

Table 9-12: Indirect 16-bit Mode 2 Function Select

| P/C# | WRU#, WRL# | RDU#, RDL# | Comments                         |
|------|------------|------------|----------------------------------|
| 0    | 0          | 1          | Command Write (register address) |
| 1    | 0          | 1          | Data (Parameter) Write           |
| 0    | 1          | 0          | inhibit                          |
| 1    | 1          | 0          | Data (Parameter) Read            |

## 9.4.5 Direct 8-bit Timing



Figure 9-10: Direct 8-bit Timing

Table 9-13: Direct 8-bit Timing

| Cumbal | Dovometor                                                   | 3.3 Volt               |                         | 1.8 Volt               |                         | Units |
|--------|-------------------------------------------------------------|------------------------|-------------------------|------------------------|-------------------------|-------|
| Symbol | Parameter                                                   | Min                    | Max                     | Min                    | Max                     | Units |
| t1     | AB[18:0] setup time to CS# (WR#, RD#)                       | 2                      | -                       | 1                      | -                       | ns    |
| t2     | WR#, RD# (CS#) setup time to CS# (WR#, RD#)                 | 1                      | -                       | 1                      | -                       | ns    |
| t3     | DB[7:0] setup time to CS# (WR#) rising edge: write cycle    | 1                      | -                       | 1                      | -                       | ns    |
| t4     | DB[7:0] hold time from CS# (WR#) rising edge: write cycle   | 7                      | -                       | 8                      | -                       | ns    |
| t5w    | WR# (CS#) hold time from CS# (WR#) rising edge: write cycle | 3                      | -                       | 3                      | -                       | ns    |
| t5r    | RD# (CS#) hold time from CS# (RD#) rising edge: read cycle  | 0                      | -                       | 0                      | -                       | ns    |
| t6     | AB[18:0] hold time from CS# (WR#, RD#) rising edge          | 5                      | -                       | 5                      | -                       | ns    |
| t7     | CS# (RD#) falling edge to DB[7:0] driven: read cycle        | -                      | 15                      | -                      | 21                      | ns    |
| t8     | CS# (RD#) falling edge to valid Data: read cycle            | -                      | 4xT <sub>mclk</sub> +17 | -                      | 4xT <sub>mclk</sub> +23 | ns    |
| t9     | DB[7:0] hold time from CS# (RD#) rising edge: read cycle    | 2                      | 12                      | 2                      | 14                      | ns    |
| t10w   | End of write to next read/write                             | 7                      | -                       | 6                      | -                       | ns    |
| t10r   | End of read to next read/write                              | T <sub>mclk</sub> +9   | -                       | T <sub>mclk</sub> +10  | -                       | ns    |
| t11w   | CS# (WR#) pulse width for write cycle                       | 3                      | -                       | 5                      | -                       | ns    |
| t12w   | CS# (WR#) rise to next CS# (WR#) rise: write cycle          | 3xT <sub>mclk</sub> +6 | -                       | 3xT <sub>mclk</sub> +6 | -                       | ns    |

 $T_{mclk}$  = period of internal MCLK clock signal

## 9.4.6 Indirect 8-bit Timing



Figure 9-11: Indirect 8-bit Timing

Table 9-14: Indirect 8-bit Timing

| Cumbal | Dozometov                                                   | 3.3                    | Volt                    | 1.8 Volt               |                         | Units |
|--------|-------------------------------------------------------------|------------------------|-------------------------|------------------------|-------------------------|-------|
| Symbol | Parameter                                                   | Min                    | Max                     | Min                    | Max                     | Units |
| t1     | P/C# setup time to CS# (WR#, RD#)                           | 1                      | -                       | 1                      | -                       | ns    |
| t2     | WR#, RD# (CS#) setup time to CS# (WR#, RD#)                 | 1                      | -                       | 1                      | -                       | ns    |
| t3     | DB[7:0] setup time to CS# (WR#) rising edge: write cycle    | 1                      | -                       | 1                      | -                       | ns    |
| t4     | DB[7:0] hold time from CS# (WR#) rising edge: write cycle   | 7                      | -                       | 8                      | -                       | ns    |
| t5w    | WR# (CS#) hold time from CS# (WR#) rising edge: write cycle | 3                      | -                       | 3                      | -                       | ns    |
| t5r    | RD# (CS#) hold time from CS# (RD#) rising edge: read cycle  | 0                      | -                       | 0                      | -                       | ns    |
| t6     | P/C# hold time from CS# (WR#, RD#) rising edge              | 4                      | -                       | 4                      | -                       | ns    |
| t7     | CS# (RD#) falling edge to DB[7:0] driven: read cycle        | -                      | 15                      | -                      | 21                      | ns    |
| t8     | CS# (RD#) falling edge to valid Data: read cycle            | -                      | 4xT <sub>mclk</sub> +17 | -                      | 4xT <sub>mclk</sub> +23 | ns    |
| t9     | DB[7:0] hold time from CS# (RD#) rising edge: read cycle    | 2                      | 12                      | 2                      | 14                      | ns    |
| t10w   | End of write to next read/write                             | 5                      | -                       | 5                      | -                       | ns    |
| t10r   | End of read to next read/write                              | T <sub>mclk</sub> +9   | -                       | T <sub>mclk</sub> +10  | -                       | ns    |
| t11w   | CS# (WR#) pulse width for write cycle                       | 3                      | -                       | 5                      | -                       | ns    |
| t12w   | CS# (WR#) rise to next CS# (WR#) rise: write cycle          | 3xT <sub>mclk</sub> +6 | -                       | 3xT <sub>mclk</sub> +6 | -                       | ns    |

 $T_{mclk}$  = period of internal MCLK clock signal

Table 9-15: Indirect 8-bit Function Select

| P/C# | WR# | RD# | Comments                         |
|------|-----|-----|----------------------------------|
| 0    | 0   | 1   | Command Write (register address) |
| 1    | 0   | 1   | Data (Parameter) Write           |
| 0    | 1   | 0   | inhibit                          |
| 1    | 1   | 0   | Data (Parameter) Read            |

### 9.4.7 SPI Timing



Figure 9-12: SPI Timing

Table 9-16: SPI Timing

| Symbol | Parameter                           | 3.3 Volt |     | 1.8 Volt |     | Units  |
|--------|-------------------------------------|----------|-----|----------|-----|--------|
| Symbol | Farameter                           | Min      | Max | Min      | Max | Ullits |
| t1     | Chip select setup time              | 2        | -   | 3        | -   | ns     |
| t2     | SI Data setup time                  | 1        | -   | 1        | -   | ns     |
| t3     | SI Data hold time                   | 7        | -   | 8        | -   | ns     |
| t4     | Serial clock pulse width low (high) | 15       | -   | 15       | -   | ns     |
| t5     | Serial clock pulse width high (low) | 15       | -   | 15       | -   | ns     |
| t6     | Serial clock period                 | 30       | -   | 30       | -   | ns     |
| t7     | Chip select hold time               | 7        | -   | 8        | -   | ns     |
| t8     | Chip select de-assert to reassert   | 2        | -   | 2        | -   | ns     |
| t9     | SCK falling edge to SO hold time    | 3        | 10  | 4        | 15  | ns     |

NOTE:  $C_L = 10$ pF for SPI timing

Table 9-17: SPI Function Select

| Command   | Comments     |
|-----------|--------------|
| 10000000  | 8-bit Write  |
| 11000000  | 8-bit Read   |
| 10001000  | 16-bit Write |
| 11001000  | 16-bit Read  |
| the other | reserved     |

## 9.5 Panel Interface Timing

## 9.5.1 General STN Panel Timing

The timing parameters required to drive an STN panel are shown below. Timing details for each supported panel type are provided in the following sections.



Figure 9-13: STN Panel Timing Parameters

Table 9-18: STN Panel Timing Parameter Definition and Register Summary

| Symbol               | Description                   | Derived From            | Units |
|----------------------|-------------------------------|-------------------------|-------|
| HDISP <sup>9</sup>   | Horizontal Display Width      | (REG[24h] bits 6-0) x 8 |       |
| HNDP <sup>4</sup>    | Horizontal Non-Display Period | REG[26h] bits 6-0       | Ts    |
| HPS <sup>5</sup>     | HS Pulse Start Position       | REG[2Eh] bits 6-0       | 15    |
| HSW <sup>5</sup>     | HS Pulse Width                | REG[2Ch] bits 6-0       |       |
| VDISP <sup>7,8</sup> | Vertical Display Height       | REG[28h] bits 9-0       |       |
| VNDP <sup>6,7</sup>  | Vertical Non-Display Period   | REG[2Ah] bits 7-0       | Lines |
| VPS <sup>3,8</sup>   | VS Pulse Start Position       | (REG[32h] bits 7-0) + 1 | (HT)  |
| VSW <sup>3</sup>     | VS Pulse Width                | REG[30h] bits 5-0       |       |

- 1.  $T_S = pixel clock period$
- 2. MOD toggles every frame when REG[20h] bits 13-8 (MOD rate) is 00h.
- 3. REG[32h] bits 7-0 should be programmed to 00h, REG[30h] bits 5-0 should be programmed to 01h.
- 4. HNDP >= 18Ts
- 5.  $18Ts \le (HPS + HSW) \le HNDP$
- 6. VNDP > 0
- 7. VDISP + VNDP < 1024
- 8. VDISP + VPS < 1024
- 9. For STN panels, HDISP must be set to a minimum of 32 pixels and must be increased by multiples of 16 pixels.
- 10. REG[22h] bits 6-5 = 01b
- 11. REG[22h] bits 6-5 = 10b

### 9.5.2 Single Color 8-Bit Panel Format 2 Timing



Figure 9-14: Single Color 8-Bit Panel Timing (Format 2)



Figure 9-15: Single Color 8-Bit Panel AC Timing (Format 2)

Table 9-19: Single Color 8-Bit Panel AC Timing (Format 2)

| Symbol | Parameter                                  | Min                   | Units       |
|--------|--------------------------------------------|-----------------------|-------------|
| t1     | VS setup to HS falling edge                | HPS + HSW.            | Ts (Note 1) |
| t2     | VS hold from HS falling edge               | HDISP + HNDP - t1     | Ts          |
| t3     | HS period                                  | HDISP + HNDP          | Ts          |
| t4     | HS pulse width                             | HSW                   | Ts          |
| t5     | DE (MOD) transition to HS rising edge      | HPS                   | Ts          |
| t6     | PDCLK (CK) falling edge to HS rising edge  | HPS - 17              | Ts          |
| t7     | PDCLK (CK) falling edge to HS falling edge | HPS + HPW - 17        | Ts          |
| t8     | HS falling edge to PDCLK (CK) falling edge | HNDP + 20 - HPS - HSW | Ts          |
| t9     | PDCLK (CK) period                          | 2                     | Ts          |
| t10    | PDCLK (CK) pulse width low                 | 1                     | Ts          |
| t11    | PDCLK (CK) pulse width high                | 1                     | Ts          |
| t12    | PDT[7:0] setup to PDCLK (CK) falling edge  | 1                     | Ts          |
| t13    | PDT[7:0] hold to PDCLK (CK) falling edge   | 1                     | Ts          |
| t14    | HS falling edge to PDCLK (CK) rising edge  | HNDP + 18 - HPS - HSW | Ts          |

1. Ts = pixel clock period

### 9.5.3 Single Color 16-Bit Panel Timing



Figure 9-16: Single Color 16-Bit Panel Timing



Figure 9-17: Single Color 16-Bit Panel AC Timing

Table 9-20: Single Color 16-Bit Panel AC Timing

| Symbol | Parameter                                  | Min                                                                                                                                                                                                                                                                                                             | Units       |  |  |  |
|--------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| t1     | VS setup to HS falling edge                | HPS + HSW.                                                                                                                                                                                                                                                                                                      | Ts (Note 1) |  |  |  |
| t2     | VS hold from HS falling edge               | HS falling edge HPS + HSW. HS falling edge HDISP + HNDP - t1 HDISP + HNDP th HSW ansition to HS rising edge Falling edge to HS rising edge Falling edge to HS falling edge HPS - 16 Falling edge to HS falling edge HPS + HPW - 16 Ge to PDCLK (CK) falling edge Falling edge to HDP + 21 - HPS - HSW Period  5 |             |  |  |  |
| t3     | HS period                                  | HDISP + HNDP                                                                                                                                                                                                                                                                                                    | Ts          |  |  |  |
| t4     | HS pulse width                             | Ts                                                                                                                                                                                                                                                                                                              |             |  |  |  |
| t5     | DE (MOD) transition to HS rising edge      | HPS                                                                                                                                                                                                                                                                                                             | Ts          |  |  |  |
| t6     | PDCLK (CK) falling edge to HS rising edge  | HPS - 16                                                                                                                                                                                                                                                                                                        | Ts          |  |  |  |
| t7     | PDCLK (CK) falling edge to HS falling edge | HPS + HPW - 16                                                                                                                                                                                                                                                                                                  | Ts          |  |  |  |
| t8     | HS falling edge to PDCLK (CK) falling edge | HNDP + 21 - HPS - HSW                                                                                                                                                                                                                                                                                           | Ts          |  |  |  |
| t9     | PDCLK (CK) period                          | 5                                                                                                                                                                                                                                                                                                               | Ts          |  |  |  |
| t10    | PDCLK (CK) pulse width low                 | 2                                                                                                                                                                                                                                                                                                               | Ts          |  |  |  |
| t11    | PDCLK (CK) pulse width high                | 2                                                                                                                                                                                                                                                                                                               | Ts          |  |  |  |
| t12    | PDT[15:0] setup to PDCLK (CK) falling edge | 2                                                                                                                                                                                                                                                                                                               | Ts          |  |  |  |
| t13    | PDT[15:0] hold to PDCLK (CK) falling edge  | 2                                                                                                                                                                                                                                                                                                               | Ts          |  |  |  |
| t14    | HS falling edge to PDCLK (CK) rising edge  | HNDP + 18 - HPS - HSW                                                                                                                                                                                                                                                                                           | Ts          |  |  |  |

1. Ts = pixel clock period

## 9.5.4 Single Monochrome 4-Bit Panel Timing



Figure 9-18: Single Monochrome 4-Bit Panel Timing



Figure 9-19: Single Monochrome 4-Bit Panel AC Timing

Table 9-21: Single Monochrome 4-Bit Panel AC Timing

| Symbol | Parameter                                  | Min                                                             | Units       |  |  |  |
|--------|--------------------------------------------|-----------------------------------------------------------------|-------------|--|--|--|
| t1     | VS setup to HS falling edge                | HPS + HSW.                                                      | Ts (Note 1) |  |  |  |
| t2     | VS hold from HS falling edge               | HDISP + HNDP - t1                                               | Ts          |  |  |  |
| t3     | HS period                                  | HDISP + HNDP                                                    |             |  |  |  |
| t4     | HS pulse width                             | HSW                                                             | Ts          |  |  |  |
| t5     | DE (MOD) transition to HS rising edge      | HPS                                                             | Ts          |  |  |  |
| t6     | PDCLK (CK) falling edge to HS rising edge  | ling edge to HS rising edge HPS - 16                            |             |  |  |  |
| t7     | PDCLK (CK) falling edge to HS falling edge | HPS + HSW - 16                                                  | Ts          |  |  |  |
| t8     | HS falling edge to PDCLK (CK) falling edge | 6 falling edge to PDCLK (CK) falling edge HNDP + 20 - HPS - HSW |             |  |  |  |
| t9     | PDCLK (CK) period                          | 4                                                               |             |  |  |  |
| t10    | PDCLK (CK) pulse width low                 | 2                                                               | Ts          |  |  |  |
| t11    | PDCLK (CK) pulse width high                | 2                                                               | Ts          |  |  |  |
| t12    | PDT[7:4] setup to PDCLK (CK) falling edge  | 2                                                               | Ts          |  |  |  |
| t13    | PDT[7:4] hold to PDCLK (CK) falling edge   | 2                                                               | Ts          |  |  |  |
| t14    | HS falling edge to PDCLK (CK) rising edge  | HNDP + 18 - HPS - HSW                                           | Ts          |  |  |  |

1. Ts = pixel clock period

## 9.5.5 Single Monochrome 8-Bit Panel Timing



Figure 9-20: Single Monochrome 8-Bit Panel Timing



Figure 9-21: Single Monochrome 8-Bit Panel AC Timing

Table 9-22: Single Monochrome 8-Bit Panel AC Timing

| Symbol | Parameter                                  | Min                   | Units       |
|--------|--------------------------------------------|-----------------------|-------------|
| t1     | VS setup to HS falling edge                | HPS + HSW.            | Ts (Note 1) |
| t2     | VS hold from HS falling edge               | HDISP + HNDP - t1     | Ts          |
| t3     | HS period                                  | HDISP + HNDP          | Ts          |
| t4     | HS pulse width                             | HSW                   | Ts          |
| t5     | DE (MOD) transition to HS rising edge      | HPS                   | Ts          |
| t6     | PDCLK (CK) falling edge to HS rising edge  | HPS - 14              | Ts          |
| t7     | PDCLK (CK) falling edge to HS falling edge | HPS + HSW - 14        | Ts          |
| t8     | HS falling edge to PDCLK (CK) falling edge | HNDP + 22 - HPS - HSW | Ts          |
| t9     | PDCLK (CK) period                          | 8                     | Ts          |
| t10    | PDCLK (CK) pulse width low                 | 4                     | Ts          |
| t11    | PDCLK (CK) pulse width high                | 4                     | Ts          |
| t12    | PDT[7:0] setup to PDCLK (CK) falling edge  | 4                     | Ts          |
| t13    | PDT[7:0] hold to PDCLK (CK) falling edge   | 4                     | Ts          |
| t14    | HS falling edge to PDCLK (CK) rising edge  | HNDP + 18 - HPS - HSW | Ts          |

1. Ts = pixel clock period

## 9.5.6 General TFT Panel Timing

The timing parameters required to drive a TFT display are shown below. Timing details for each supported panel type are provided in the following sections.



Figure 9-22: TFT Panel Timing Parameters

Table 9-23: TFT Panel Timing Parameter Definition and Register Summary

| Symbol               | Description                   | Derived From            | Units |
|----------------------|-------------------------------|-------------------------|-------|
| HDISP <sup>8</sup>   | Horizontal Display Width      | (REG[24h] bits 6-0) x 8 |       |
| HNDP <sup>3</sup>    | Horizontal Non-Display Period | REG[26h] bits 6-0       | Ts    |
| HPS <sup>2</sup>     | HS Pulse Start Position       | REG[2Eh] bits 6-0       | 15    |
| HSW <sup>2</sup>     | HS Pulse Width                | REG[2Ch] bits 6-0       |       |
| VDISP <sup>6,7</sup> | Vertical Display Height       | REG[28h] bits 9-0       |       |
| VNDP <sup>4,6</sup>  | Vertical Non-Display Period   | REG[2Ah] bits 7-0       | Lines |
| VPS <sup>5,7</sup>   | VS Pulse Start Position       | REG[32h] bits 7-0       | (HT)  |
| VSW <sup>5</sup>     | VS Pulse Width                | REG[30h] bits 5-0       |       |

- 1.  $T_S = pixel clock period.$
- 2.  $(HPS + HSW) \le HNDP$
- 3. HNDP > 0
- 4. VNDP > 0
- 5.  $(VPS + VSW) \le VNDP$
- 6. VDISP + VNDP < 1024
- 7. VDISP + VPS < 1024
- 8. For TFT panels, HDISP must be set to a minimum of 8 pixels and must be increased by multiples of 8 pixels.
- 9. REG[22h] bits 6-5 = 01b
- 10. REG[22h] bits 6-5 = 10b

## 9.5.7 TFT 16/18/24-Bit Panel Timing



Figure 9-23: TFT 16/18/24-Bit Panel Horizontal Timing

Table 9-24: TFT 16/18/24-Bit Panel Horizontal Timing

| Symbol | Parameter                                   | Тур        | Units       |  |  |  |  |
|--------|---------------------------------------------|------------|-------------|--|--|--|--|
| t1     | VS falling edge to HS falling edge          | HPS        | Ts (Note 1) |  |  |  |  |
| t2     | Horizontal total period                     | •          |             |  |  |  |  |
| t3     | HS pulse width                              | HPW        | Ts          |  |  |  |  |
| t4     | HS falling edge to DE active                | HNDP - HPS | Ts          |  |  |  |  |
| t5     | Horizontal display period                   | HDISP      | Ts          |  |  |  |  |
| t6     | DE falling edge to HS falling edge          | HPS        |             |  |  |  |  |
| t7     | HS setup time to PCLK falling edge (Note 2) | 0.5        | Ts          |  |  |  |  |
| t8     | DE setup to PCLK falling edge (Note 2)      | 0.5        | Ts          |  |  |  |  |
| t9     | PCLK period                                 | 1          | Ts          |  |  |  |  |
| t10    | PCLK pulse width high                       | 0.5        | Ts          |  |  |  |  |
| t11    | PCLK pulse width low                        | 0.5        | Ts          |  |  |  |  |
| t12    | DE hold from PCLK falling edge (Note 2)     | 0.5        | Ts          |  |  |  |  |
| t13    | Data setup to PCLK falling edge (Note 2)    | 0.5        | Ts          |  |  |  |  |
| t14    | Data hold from PCLK falling edge (Note 2)   | 0.5        | Ts          |  |  |  |  |

<sup>1.</sup> Ts = pixel clock period

<sup>2.</sup> PCLK polarity (REG[20h] bit 5) = 0



Figure 9-24: TFT 16/18/24-Bit Panel Vertical Timing

Table 9-25: TFT 16/18/24-Bit Panel Vertical Timing

| Symbol | Parameter                                      | Min | Тур          | Units |
|--------|------------------------------------------------|-----|--------------|-------|
| t1     | Vertical total period                          | _   | VDISP + VNDP | Line  |
| t2     | VS pulse width                                 | _   | VSW          | Line  |
| t3     | Vertical display start position                | _   | VNDP - VPS   | Line  |
| t4     | Vertical display period                        | _   | VDISP        | Line  |
| t5     | Vertical Non Display Period after Display Area | VPS | VNDP         | Line  |

# Chapter 10 Registers

### 10.1 General

All registers except the Look-Up Table start at offset 608XXh (i.e. REG[00h] is located at 60800h). The Look-Up Table starts at offset 60XXX (i.e. LUT[000h] is located at 60000h). See Chapter 6, "Embedded Memory" on page 23 for details.

#### Note

- 1. For 8-bit addressing, all register accesses are Little Endian. The lower byte will be at memory address 60XXXh, and the upper byte will be at memory address 60XXXh + 1.
- 2. When the Host interface is indirect, the address is incremented automatically (burst write).
- 3. Although registers REG[20h] ~ REG[32h] are asynchronously read/writable in any power save mode (REG[04h] bits 1-0 = xxb), all register changes are synchronized with the VS signal and take effect in NMM mode when the panel interface is active (REG[04h] bits 1-0 = 1xb).
- 4. Do not access memory or LUT1/2 during PSM0.

Table 10-1: S1D13781 Register Set

| Register                                           | Pg      | Register                                               | Pg |
|----------------------------------------------------|---------|--------------------------------------------------------|----|
| Conf                                               | igurati | on Registers                                           |    |
| REG[00h] Revision Code Register                    | 64      | REG[02h] Product Code Register                         | 64 |
| REG[04h] Power Save Configuration Register         | 64      | REG[06h] Software Reset Register                       | 65 |
| Clock Co                                           | onfigu  | ration Registers                                       |    |
| REG[10h] PLL Setting Register 0                    | 66      | REG[12h] PLL Setting Register 1                        | 67 |
| REG[14h] PLL Setting Register 2                    | 68      | REG[16h] Internal Clock Configuration Register         | 69 |
| REG[18h] Reserved                                  | 69      | REG[1Ah] Reserved                                      | 69 |
| REG[1Ch] Reserved                                  | 70      |                                                        |    |
| Panel Co                                           | onfigur | ation Registers                                        |    |
| REG[20h] Panel Setting Miscellaneous Register      | 71      | REG[22h] Display Settings Register                     | 72 |
| REG[24h] Horizontal Display Width Register (HDISP) | 75      | REG[26h] Horizontal Non-Display Period Register (HNDP) | 75 |
| REG[28h] Vertical Display Height Register (VDISP)  | 75      | REG[2Ah] Vertical Non-Display Period Register (VNDP)   | 76 |
| REG[2Ch] HS Pulse Width Register (HSW)             | 76      | REG[2Eh] HS Pulse Start Position Register (HPS)        | 77 |
| REG[30h] VS Pulse Width Register (VSW)             | 77      | REG[32h] VS Pulse Start Position Register (VPS)        | 78 |
| REG[34h] TE Line Count Register                    | 78      |                                                        |    |
| Layer Co                                           | onfigur | ation Registers                                        |    |
| REG[40h] Main Layer Setting Register               | 79      | REG[42h] Main Layer Start Address Register 0           | 80 |
| REG[44h] Main Layer Start Address Register 1       | 80      | REG[46h] Main Layer Width Register                     | 81 |
| REG[48h] Main Layer Height Register                | 81      | REG[50h] PIP Layer Setting Register                    | 82 |
| REG[52h] PIP Layer Start Address Register 0        | 83      | REG[54h] PIP Layer Start Address Register 1            | 83 |
| REG[56h] PIP Layer Width Register                  | 83      | REG[58h] PIP Layer Height Register                     | 84 |
| REG[5Ah] PIP Layer X Start Position Register       | 84      | REG[5Ch] PIP Layer Y Start Position Register           | 84 |
| REG[60h] PIP Enable Register                       | 85      | REG[62h] Alpha Blending Register                       | 87 |
| REG[64h] Transparency Register                     | 88      | REG[66h] Transparency Key Color Register 0             | 89 |
| REG[68h] Transparency Key Color Register 1         | 89      |                                                        |    |

Table 10-1: S1D13781 Register Set

| Register                                             | Pg         | Register                                             | Pg  |
|------------------------------------------------------|------------|------------------------------------------------------|-----|
| 2D BitB                                              | LT Engine  | Setting Registers                                    |     |
| REG[80h] BitBLT Control Register 0                   | 90         | REG[82h] BitBLT Control Register 1                   | 90  |
| REG[84h] BitBLT Status Register                      | 91         | REG[86h] BitBLT Command Register                     | 91  |
| REG[88h] BitBLT Source Start Address Register 0      | 92         | REG[8Ah] BitBLT Source Start Address Register 1      | 92  |
| REG[8Ch] BitBLT Destination Start Address Register 0 | 92         | REG[8Eh] BitBLT Destination Start Address Register 1 | 92  |
| REG[90h] BitBLT Rectangle Offset Register            | 93         | REG[92h] BitBLT Width Register                       | 93  |
| REG[94h] BitBLT Height Register                      | 93         | REG[96h] BitBLT Background Color Register 0          | 94  |
| REG[98h] BitBLT Background Color Register 1          | 94         | REG[9Ah] BitBLT Foreground Color Register 0          | 95  |
| REG[9Ch] BitBLT Foreground Color Register 1          | 95         |                                                      |     |
| G                                                    | PIO Settir | ng Registers                                         |     |
| REG[D0h] GPIO Configuration Register                 | 96         | REG[D2h] GPIO Status and Control Register            | 96  |
| REG[D4h] GPIO Pull-Down Control Register             | 96         |                                                      |     |
| Lo                                                   | ok-Up Ta   | ble Registers                                        |     |
| LUT[000h] Look-Up Table 1 Address 00h Register 0     | 97         | LUT[002h] Look-Up Table 1 Address 00h Register 1     | 97  |
| LUT[004h] Look-Up Table 1 Address 01h Register 0     | 98         | LUT[006h] Look-Up Table 1 Address 01h Register 1     | 98  |
|                                                      |            | •                                                    |     |
|                                                      |            | •                                                    |     |
| LUTIOFOLIA LILITARIA CALLA EFI D                     |            | •                                                    |     |
| LUT[3F8h] Look-Up Table 1 Address FEh Register 0     | 99         | LUT[3FAh] Look-Up Table 1 Address FEh Register 1     | 99  |
| LUT[3FCh] Look-Up Table 1 Address FFh Register 0     | 99         | LUT[3FEh] Look-Up Table 1 Address FFh Register 1     | 99  |
| LUT[400h] Look-Up Table 2 Address 00h Register 0     | 100        | LUT[402h] Look-Up Table 2 Address 00h Register 1     | 100 |
| LUT[404h] Look-Up Table 2 Address 01h Register 0     | 100        | LUT[406h] Look-Up Table 2 Address 01h Register 1     | 100 |
|                                                      |            | •                                                    |     |
|                                                      |            | •                                                    |     |
| LUT[7F8h] Look-Up Table 2 Address FEh Register 0     | 101        | LUT[7FAh] Look-Up Table 2 Address FEh Register 1     | 101 |
| LUT[7FCh] Look-Up Table 2 Address FFh Register 0     | 101        | LUT[7FEh] Look-Up Table 2 Address FFh Register 1     | 102 |
| LOTETT OIL LOOK-OP Table 2 Address FFIT Register 0   | 102        | LOTET LITEOUR-OF TAble 2 Address FFT Register 1      | 102 |

## Where:

| Must be in PSM0 for writes (PSM0, PSM1 or NMM for reads) |
|----------------------------------------------------------|
| Must be in PSM1 or NMM for reads/writes                  |
| No power save mode restrictions for reads/writes.        |

## 10.2 Configuration Registers

| REG[00h] Revision Code Register          |                        |    |    |    |    |   |   |  |
|------------------------------------------|------------------------|----|----|----|----|---|---|--|
| Address 60800h Default = 0000h Read Only |                        |    |    |    |    |   |   |  |
|                                          | Revision Code bits 7-0 |    |    |    |    |   |   |  |
| 15                                       | 14                     | 13 | 12 | 11 | 10 | 9 | 8 |  |
| n/a                                      |                        |    |    |    |    |   |   |  |
| 7                                        | 6                      | 5  | 4  | 3  | 2  | 1 | 0 |  |

bits 15-8 Revision Code bits [7:0] (Read Only)

These read-only bits indicate the revision code.

| REG[02h] Product Code Register Address 60802h Default = 0050h Read Only |                        |    |    |    |    |   |   |  |
|-------------------------------------------------------------------------|------------------------|----|----|----|----|---|---|--|
|                                                                         | Product Code bits 15-8 |    |    |    |    |   |   |  |
| 15                                                                      | 14                     | 13 | 12 | 11 | 10 | 9 | 8 |  |
| Product Code bits 7-0                                                   |                        |    |    |    |    |   |   |  |
| 7                                                                       | 6                      | 5  | 4  | 3  | 2  | 1 | 0 |  |

bits 15-0 Product Code bits [15:0] (Read Only)

These read-only bits indicate the product code. The S1D13781 product code is 0050h.

| REG[04h] Power Save Configuration Register |                         |    |    |    |    |   |              |  |
|--------------------------------------------|-------------------------|----|----|----|----|---|--------------|--|
| Address 60804h Default = 0000h Read/Write  |                         |    |    |    |    |   |              |  |
|                                            | n/a                     |    |    |    |    |   |              |  |
| 15                                         | 14                      | 13 | 12 | 11 | 10 | 9 | 8            |  |
|                                            | n/a Power Save bits 1-0 |    |    |    |    |   | ave bits 1-0 |  |
| 7                                          | 6                       | 5  | 4  | 3  | 2  | 1 | 0            |  |

bits 1-0 Power Save bits [1:0]

These bits select the power save mode of the S1D13781. They control the clock-gating logic of the S1D13781. The panel interface output and display pipes are enabled/disabled by REG[22h] bit 0, Panel Interface Enable.

Table 10-2: Power Save Selection

| REG[04h] bits 1-0 | Mode | Description                                                                                                                                      |
|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 00b               | PSM0 | <ul> <li>read/write registers</li> <li>can NOT read/write memory (MCLK inactive)</li> <li>Panel I/F clock is inactive (PCLK inactive)</li> </ul> |
| 01b               | PSM1 | <ul> <li>read/write registers</li> <li>read/write memory (MCLK active)</li> <li>Panel I/F clock is inactive (PCLK inactive)</li> </ul>           |
| 1xb               | NMM  | <ul> <li>read/write registers</li> <li>read/write memory (MCLK active)</li> <li>Panel I/F clock is active (PCLK active)</li> </ul>               |

### Note

Do not access memory or LUT1/2 during PSM0.

|    | REG[06h] Software Reset Register Address 60806h Default = 0000h Write Only |    |    |    |    |   |   |  |  |
|----|----------------------------------------------------------------------------|----|----|----|----|---|---|--|--|
|    | n/a                                                                        |    |    |    |    |   |   |  |  |
| 15 | 14                                                                         | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|    | n/a                                                                        |    |    |    |    |   |   |  |  |
| 7  | 6                                                                          | 5  | 4  | 3  | 2  | 1 | 0 |  |  |

bit 8

Software Reset (Write Only)

When this bit is written 0b, there is no effect in hardware.

When this bit is written 1b, the internal sequencer, state machine and all registers are reset to default values.

## 10.3 Clock Configuration Registers

|               | REG[10h] PLL Setting Register 0 Address 60810h Default = 0000h Read/Write |        |    |     |    |   |             |  |  |  |
|---------------|---------------------------------------------------------------------------|--------|----|-----|----|---|-------------|--|--|--|
| PLL Lock (RO) | 20144                                                                     | 0000.1 |    | n/a |    |   | rtoad, mito |  |  |  |
| 15            | 14                                                                        | 13     | 12 | 11  | 10 | 9 | 8           |  |  |  |
|               | n/a PLL Bypass PLL Enable                                                 |        |    |     |    |   | PLL Enable  |  |  |  |
| 7             | 6                                                                         | 5      | 4  | 3   | 2  | 1 | 0           |  |  |  |

#### Note

The S1D13781 must be in Power Save Mode 0 (REG[04h] bits 1-0 = 00b) before changing this register.

### bit 15 PLL Lock (Read Only)

This bit indicates whether the PLL output is stable.

When this bit = 0b, the PLL output is not stable. In this state the display buffer, LUT and registers must not be accessed.

When this bit = 1b, the PLL output is stable.

bit 1 PLL Bypass

When this bit = 0b (PLL is selected), the Power Save bits can only be changed when the PLL output is running (REG[10h] bit 0 = 1b) and it is stable (after 2.5 ms lock time, REG[10h] bit 15 = 1b).

When this bit = 1b (CLKI is selected), the Power Save bits (REG[04h] bits 1-0) can be programmed at any time.

bit 0 PLL Enable

When this bit = 0b, the PLL is disabled. When this bit = 1b, the PLL enabled.

#### Note

If the S1D13781 is configured to use the PLL output as the MCLK source and the Host wants to turn off the input clock (CLKI), the Host must disable the PLL (REG[10h] bit 0 = 0b) before shutting off CLKI. This procedure ensures that the PLL Lock bit (REG[10h] bit 15) goes low. Once CLKI has been turned back on, the Host should reenable the PLL.

| REG[12h] PI | LL Setting Reg     | gister 1 |          |             |                    |   |            |  |  |
|-------------|--------------------|----------|----------|-------------|--------------------|---|------------|--|--|
| Address 608 | 12h Default        | = 0000h  |          |             |                    |   | Read/Write |  |  |
| n/a         |                    |          | N-Counte | er bits 3-0 | M-Divider bits 9-8 |   |            |  |  |
| 15          | 14                 | 13       | 12       | 11          | 10                 | 9 | 8          |  |  |
|             | M-Divider bits 7-0 |          |          |             |                    |   |            |  |  |
| 7           | 6                  | 5        | 4        | 3           | 2                  | 1 | 0          |  |  |

#### Note

The S1D13781 must be in Power Save Mode 0 (REG[04h] bits 1-0 = 00b) and the PLL disabled (REG[10h] bit 0 = 0b) before changing this register.

bits 13-10 N-Counter bits [3:0]

These bits must be set to 0000b.

bits 9-0 M-Divider bits [9:0]

These bits determine the divide ratio between CLKI and the actual input clock to the PLL. These bits must be set such that the internal input clock to the PLL (PFDCLK) is between 1MHz and 2MHz. For further details, see Section 7.2, "PLL Setting" on page 25.

PFDCLK = 
$$CLKI \div (M-Divider + 1)$$
  
=  $CLKI \div MM$ 

Table 10-3: PLL M-Divide Selection

| REG[12h] bits 9-0 | M-Divide Ratio |  |  |  |
|-------------------|----------------|--|--|--|
| 000h (default)    | 1:1            |  |  |  |
| 001h              | 2:1            |  |  |  |
| 002h              | 3:1            |  |  |  |
| 003h              | 4:1            |  |  |  |
| •••               | •••            |  |  |  |
| 020h              | 33:1           |  |  |  |
| 021h to 13Fh      | Reserved       |  |  |  |

| REG[14h] PLL Setting Register 2           |                    |    |    |    |    |   |                    |  |  |
|-------------------------------------------|--------------------|----|----|----|----|---|--------------------|--|--|
| Address 60814h Default = 0029h Read/Write |                    |    |    |    |    |   |                    |  |  |
|                                           | n/a                |    |    |    |    |   | L-Counter bits 9-8 |  |  |
| 15                                        | 14                 | 13 | 12 | 11 | 10 | 9 | 8                  |  |  |
|                                           | L-Counter bits 7-0 |    |    |    |    |   |                    |  |  |
| 7                                         | 6                  | 5  | 4  | 3  | 2  | 1 | 0                  |  |  |

#### Note

The S1D13781 must be in Power Save Mode 0 (REG[04h] bits 1-0 = 00b) and the PLL disabled (REG[10h] bit 0 = 0b) before changing this register.

### bits 9-0 L-Counter bits [9:0]

These bits must be set between 010h ~ 041h. These bits are used to configure the PLL Output (POCLK) and must be set according to the following formula. For further details, see Section 7.2, "PLL Setting" on page 25.

For example, CLKI input is 1MHz and target POCLK is 42MHz. Because PFDCLK is between 1MHz and 2MHz, MM (REG[12h] bits 9-0) is 000h. Because target POCLK = 42MHz and PFDCLK = 1MHz, LL (REG[14h] bits 9-0) is 29h.

| REG[14h] bits 9-0 | L-Counter Ratio |
|-------------------|-----------------|
| 000h to 00Fh      | Reserved        |
| 010h              | 17:1            |
| 011h              | 18:1            |
| 012h              | 19:1            |
| •••               | •••             |
| 029h (default)    | 42:1            |
| •••               | •••             |
| 041h              | 66:1            |
| 042h to 13Fh      | Reserved        |

Table 10-4: PLL L-Counter Selection

| REG[16h] In                               | REG[16h] Internal Clock Configuration Register |    |    |    |                 |   |   |  |  |  |
|-------------------------------------------|------------------------------------------------|----|----|----|-----------------|---|---|--|--|--|
| Address 60816h Default = 0005h Read/Write |                                                |    |    |    |                 |   |   |  |  |  |
|                                           | n/a                                            |    |    |    |                 |   |   |  |  |  |
| 15                                        | 14                                             | 13 | 12 | 11 | 10              | 9 | 8 |  |  |  |
| n/a PCLK Divide Select bits 3-0           |                                                |    |    |    | Select bits 3-0 |   |   |  |  |  |
| 7                                         | 6                                              | 5  | 4  | 3  | 2               | 1 | 0 |  |  |  |

#### Note

The S1D13781 must be in Power Save Mode 0 (REG[04h] bits 1-0 = 00b) before changing this register.

### bits 3-0 PCLK Divide Select bits [3:0]

These bits determine the divide used to generate the Pixel Clock (PCLK) from the Memory Clock (MCLK).

REG[16h] bits 3-0 MCLK to PCLK Frequency Ratio

0000b 1:1
0001b 2:1
0010b 3:1
0011b 4:1

•
•
•
•
1110b 15:1
1111b 16:1

Table 10-5: PCLK Divide Selection

| REG[18h] Reserved                         |                   |    |    |    |    |   |   |  |  |  |
|-------------------------------------------|-------------------|----|----|----|----|---|---|--|--|--|
| Address 60818h Default = 0408h Read/Write |                   |    |    |    |    |   |   |  |  |  |
| Reserved bits 15-8                        |                   |    |    |    |    |   |   |  |  |  |
| 15                                        | 14                | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                           | Reserved bits 7-0 |    |    |    |    |   |   |  |  |  |
| 15                                        | 14                | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |

### bits 15-0 Reserved

The value of this register must be 0408h.

| REG[1Ah] Reserved                         |                    |    |    |    |    |   |   |  |  |
|-------------------------------------------|--------------------|----|----|----|----|---|---|--|--|
| Address 6081Ah Default = 0400h Read/Write |                    |    |    |    |    |   |   |  |  |
|                                           | Reserved bits 15-8 |    |    |    |    |   |   |  |  |
| 15                                        | 14                 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|                                           | Reserved bits 7-0  |    |    |    |    |   |   |  |  |
| 7                                         | 6                  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |

### bits 15-0 Reserved

The value of this register must be 0400h.

| REG[1Ch] R  | eserv | /ed     |         |          |             |    |   |            |
|-------------|-------|---------|---------|----------|-------------|----|---|------------|
| Address 608 | 1Ch   | Default | = 1000h |          |             |    |   | Read/Write |
|             |       |         |         | Reserved | d bits 15-8 |    |   |            |
| 15          |       | 14      | 13      | 12       | 11          | 10 | 9 | 8          |
|             |       |         |         | Reserve  | d bits 7-0  |    |   |            |
| 7           |       | 6       | 5       | 4        | 3           | 2  | 1 | 0          |

bits 15-0 Reserved

The value of this register must be 1000h.

### 10.4 Panel Configuration Registers

| REG[20h] Panel Setting Miscellaneous Register  Address 60820h Default = 0000h Read/Write |                      |    |                   |                            |              |                |            |  |
|------------------------------------------------------------------------------------------|----------------------|----|-------------------|----------------------------|--------------|----------------|------------|--|
| n                                                                                        | /a                   |    | MOD Rate bits 5-0 |                            |              |                |            |  |
| 15                                                                                       | 14                   | 13 | 12                | 11                         | 10           | 9              | 8          |  |
| DE Polari                                                                                | DE Polarity bits 1-0 |    | n/a               | Color/Mono Panel<br>Select | Panel Data V | Vidth bits 1-0 | Panel Type |  |
| 7                                                                                        | 6                    | 5  | 4                 | 3                          | 2            | 1              | 0          |  |

#### Note

The S1D13781 must be in Power Save Mode 0 or Power Save Mode 1 (REG[04h] bits 1-0 = 00b or 01b) before changing this register.

#### bits 13-8 MOD Rate bits [5:0]

### These bits are for passive LCD panels only.

When these bits are all 0, the MOD output signal (DE) toggles every VS. For a non-zero value *n*, the MOD output signal (DE) toggles every n HS.

### bits 7-6 DE Polarity bits [1:0]

#### These bits are for TFT panels only.

These bits define status of DE.

Table 10-6: DE Polarity Selection

| REG[20h] bits 7-6 | DE Polarity   |  |  |  |
|-------------------|---------------|--|--|--|
| 00b               | Low active    |  |  |  |
| 01b               | High active   |  |  |  |
| 10b               | Fixed to Low  |  |  |  |
| 11b               | Fixed to High |  |  |  |

### bit 5 PCLK Polarity

When this bit = 0b, the LCD data outputs transition on the rising edge of PCLK. When this bit = 1b, the LCD data outputs transitions on the falling edge of PCLK.

#### Note

For passive panels, this bit has no effect.

#### bit 3 Color/Mono Panel Select

This bit selects whether the LCD panel is color or monochrome.

When this bit = 0b, a monochrome LCD panel is selected.

When this bit = 1b, a color LCD panel is selected.

For a summary of the panel selection options, see Table 10-7: "Panel Selection," on page 72.

#### bits 2-1 Panel Data Width bits [1:0]

These bits select the data width size of the LCD panel. For a summary of the panel selection options, see Table 10-7: "Panel Selection," on page 72.

bit 0 Panel Type

This bit selects whether the LCD panel is a STN or TFT panel.

When this bit = 0b, STN panel is selected. When this bit = 1b, TFT panel is selected.

For a summary of the panel selection options, see the following table.

Table 10-7: Panel Selection

| Color/Mono Panel<br>Select<br>(REG[20h] bit 3) | Panel Data Width<br>(REG[20h] bits 2-1) | Panel Type<br>(REG[20h] bit 0) | Panel                       |  |
|------------------------------------------------|-----------------------------------------|--------------------------------|-----------------------------|--|
| 1b                                             | 01b                                     | 0b                             | Single Color 8-bit Format 2 |  |
| 1b                                             | 10b                                     | 0b                             | Single Color 16-bit         |  |
| 0b                                             | 00b                                     | 0b                             | Single Mono 4-bit           |  |
| 0b                                             | 01b                                     | 0b                             | Single Mono 8-bit           |  |
| 1b                                             | 01b                                     | 1b                             | TFT 16-bit                  |  |
| 1b                                             | 10b                                     | 1b                             | TFT 18-bit                  |  |
| 1b                                             | 11b                                     | 1b                             | TFT 24-bit                  |  |
| All other values                               |                                         |                                | Reserved                    |  |

| REG[22h] Display Settings Register  |                        |               |                   |                           |                 |                           |                          |  |  |  |
|-------------------------------------|------------------------|---------------|-------------------|---------------------------|-----------------|---------------------------|--------------------------|--|--|--|
| Address 6082                        | 60822h Default = 0000h |               |                   |                           |                 | Read/Write                |                          |  |  |  |
| n/a                                 |                        |               |                   |                           |                 |                           | TE Output Pin<br>Disable |  |  |  |
| 15                                  | 14                     | 13            | 12                | 11                        | 10              | 9                         | 8                        |  |  |  |
| TE Status (RO) TE Function bits 1-0 |                        | Display Blank | Dithering Disable | Display Blank<br>Polarity | SW Video Invert | Panel Interface<br>Enable |                          |  |  |  |
| 7                                   | 6                      | 5             | 4                 | 3                         | 2               | 1                         | 0                        |  |  |  |

#### Note

This register takes effect on the next frame, synchronized with VS

### bit 8 TE Output Pin Disable

This bit determines whether the status of TE is output to either the AB0 or DB8 pin based on the Host Interface configuration. This bit does not have any effect on the TE Status bit, REG[22h] bit 7. For a host interface pin mapping summary, see Section 4.4, "Host Interface Pin Mapping" on page 20.

When this bit = 0b, the status of TE is output on the configured pin.

When this bit = 1b, the status of TE is not output on the configured pin.

# bit 7 TE Status (Read Only)

This bit indicates the status of TE which is configured by the TE Function bits (REG[22h] bits 6-5). This bit is not affected by the setting of the TE Output Pin Disable bit, REG[22h] bit 8.

When this bit = 0b, the selected condition in not occurring. When this bit = 1b, the selected condition is occurring.

#### Note

When REG[22] bits 6-5 = 10b (Line Count)

- TE always stays High when REG[34h] = 0
- TE always stays Low when REG[34h] > (VDISP+VNDP-1)

# bits 6-5 TE Function bits [1:0]

These bits determine the function of TE. The status of TE is indicated by the TE Status bit (see REG[22h] bit 7) and can be output on either the AB0 or DB8 pin based on the Host Interface configuration. The TE Output Pin Disable bit allows TE output to be disabled if not required. For a host interface pin mapping summary, see Section 4.4, "Host Interface Pin Mapping" on page 20.

Table 10-8: TE Function Selection

| REG[22h] bits 6-5 | TE Function Description                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00b               | Disabled: TE output is disabled and the pin output is low.                                                                                                                                                                                                                                   |
| 01b               | <b>VNDP:</b> TE output is high (1) when the display is in the Vertical Non-Display Period (VNDP) and low (0) when the display is in Vertical Display Period (VDISP).                                                                                                                         |
| 10b               | <b>Line Count:</b> TE output is high (1) when the internal vertical line counter is greater than the value specified by the TE Line Count bits (REG[34h] bits 9-0), otherwise TE output is low (0). The internal vertical line counter counts from 0 to (VDISP+VNDP-1) then rolls back to 0. |
| 11b               | <b>BitBLT Busy Status:</b> TE output is high (1) when the 2D BitBLT Engine is busy, TE output is low (0) when the 2D BitBLT Engine is idle.                                                                                                                                                  |

# bit 4 Display Blank

When this bit = 0b, the LCD display pipeline is enabled.

When this bit = 1b, all applicable LCD data outputs (see Table 4-9: "Panel Interface Pin Mapping," on page 21) are forced to zero or one. Table 10-9: "Display Control Summary" summarizes the changes to the signals on PDT[23:0] for each combination of bits.

# bit 3 Dithering Disable

# These bits are for passive LCD panels only.

When this bit = 0b, dithering on the passive LCD panel is enabled, allowing a maximum of 262K colors ( $2^{18}$ ) or 64 gray shades.

When this bit = 1b, dithering on the passive LCD panel is disabled, allowing a maximum of 4096 colors ( $2^{12}$ ) or 16 gray shades.

The dithering algorithm provides more shades of each primary color.

# bit 2 Display Blank Polarity

When this bit = 0b, the display blank function operates normally.

When this bit = 1b, the display blank function switches polarity. Table 10-9: "Display Control Summary," on page 74 summarizes the changes to the signals on PDT[23:0] for each combination of bits.

S1D13781 Series Hardware Functional Specification (Rev. 1.6)

bit 1 Software Video Invert

When this bit = 0b, video data is normal.

When this bit = 1b, video data is inverted. Table 10-9: "Display Control Summary," on page 74 summarizes the changes to the signals on PDT[23:0] for each combination of bits.

#### Note

Video data is inverted after the Look-Up Table

bit 0 Panel Interface Enable

This bit enables/disables the panel interface output pins and the display pipes of the S1D13781.

When this bit is 0b (default), PDT[23:0], HS, VS, DE and PCLK are fixed to H or L (see table below) and the display pipes are disabled.

Before setting this bit to 1b to enable the panel output and display pipes, make sure that the Power Save bits are in NMM mode (PCLK is running). The panel output pins and display pipes will be enabled on the next internal frame synchronization pulse.

When the panel output is disabled by setting this bit back to 0b, the display pipes and panel output pins will turn off on the next internal frame synchronization pulse.

When going into power savings mode, software must ensure that at least one frame period has elapsed between setting this bit to 0b and setting the Power Save bits (REG[04h] bits 1-0) to PSM1 mode. Otherwise, if PSM1 mode is entered (PCLK is turned off) too early (before next frame synchronization pulse which is clocked by PCLK), the display pipes and panel output pins will not be turned off.

Table 10-9: Display Control Summary

| Display Blank<br>(REG[22h] bit 4) | Display Blank<br>Polarity<br>(REG[22h] bit 2) | Software Video<br>Invert<br>(REG[22h] bit 1) | Panel I/F Enable<br>(REG[22h] bit 0) | Output Data<br>PDT[23:0] | HS, VS, DE, PCLK |
|-----------------------------------|-----------------------------------------------|----------------------------------------------|--------------------------------------|--------------------------|------------------|
| 0b                                | xb                                            | 0b                                           | 1b                                   | Normal                   | Normal           |
| OB                                | XU                                            | 1b                                           | 1b                                   | Inverted                 | Normal           |
|                                   | OI-                                           | 0b                                           | 1b                                   | All 0                    | Normal           |
| 1b                                | 0b                                            | 1b                                           | 1b                                   | All 1                    | Normal           |
| ID.                               | 1b                                            | 0b                                           | 1b                                   | All 1                    | Normal           |
|                                   | 10                                            | 1b                                           | 1b                                   | All 0                    | Normal           |
| xb                                | xb                                            | 0b                                           | 0b                                   | All 0                    | All 0            |
| XU                                | 70                                            | 1b                                           | 0b                                   | All 1                    | All 1            |

| REG[24h] Ho                               | REG[24h] Horizontal Display Width Register (HDISP) |    |    |    |    |   |            |
|-------------------------------------------|----------------------------------------------------|----|----|----|----|---|------------|
| Address 60824h Default = 0000h Read/Write |                                                    |    |    |    |    |   | Read/Write |
|                                           | n/a                                                |    |    |    |    |   |            |
| 15                                        | 14                                                 | 13 | 12 | 11 | 10 | 9 | 8          |
| n/a                                       | Horizontal Display Width bits 6-0                  |    |    |    |    |   |            |
| 7                                         | 6                                                  | 5  | 4  | 3  | 2  | 1 | 0          |

bits 6-0

Horizontal Display Width bits [6:0]

These bits specify the LCD panel Horizontal Display Width (HDISP), in 8 pixel resolution.

REG[24h] bits 6-0 = horizontal display width in pixels  $\div$  8

#### Note

For STN panels, HDISP must be set to a minimum of 32 pixels (bits 6-0 = 04h) and must be increased by multiples of 16 pixels.

For TFT panels, HDISP must be set to a minimum of 8 pixels (bits 6-0 = 01h) and must be increased by multiples of 8 pixels.

| REG[26h] Horizontal Non-Display Period Register (HNDP)  Address 60826h Default = 0003h Read/Write |                                        |            |    |    |    |   |            |
|---------------------------------------------------------------------------------------------------|----------------------------------------|------------|----|----|----|---|------------|
| Address 6082                                                                                      | on Delau                               | it = 0003h |    |    |    |   | Read/Write |
|                                                                                                   | n/a                                    |            |    |    |    |   |            |
| 15                                                                                                | 14                                     | 13         | 12 | 11 | 10 | 9 | 8          |
| n/a                                                                                               | Horizontal Non-Display Period bits 6-0 |            |    |    |    |   |            |
| 7                                                                                                 | 6                                      | 5          | 4  | 3  | 2  | 1 | 0          |

bits 6-0

Horizontal Non-Display Period bits [6:0]

These bits specify the LCD panel Horizontal Non-Display Period (HNDP), in pixels. REG[26h] bits 6-0 = horizontal non-display period in PCLK's

#### Note

The minimum Horizontal Non-Display Period is 3 pixels (REG[26h] bits 6-0 = 03h). HS Start + HS Width  $\leftarrow$  HNDP



bits 9-0

Vertical Display Height bits [9:0]

These bits specify the LCD panel Vertical Display Height (VDISP), in lines. REG[28h] bits 9-0 = vertical display height in lines

#### Note

- 1. Minimum value = 1 line
- 2. This register must be set such that the following formulae are valid:

VDISP + VNDP < 1024

VDISP + VPS < 1024

| REG[2Ah] Ve  | REG[2Ah] Vertical Non-Display Period Register (VNDP) |    |    |    |    |   |            |
|--------------|------------------------------------------------------|----|----|----|----|---|------------|
| Address 6082 | Address 6082Ah Default = 0002h Read/Write            |    |    |    |    |   | Read/Write |
|              |                                                      |    | n, | /a |    |   |            |
| 15           | 14                                                   | 13 | 12 | 11 | 10 | 9 | 8          |
|              | Vertical Non-Display Period bits 7-0                 |    |    |    |    |   |            |
| 7            | 6                                                    | 5  | 4  | 3  | 2  | 1 | 0          |

bits 7-0

Vertical Non-Display Period bits [7:0]

These bits specify the LCD panel Vertical Non-Display Period (VNDP), in lines. REG[2Ah] bits 7-0 = vertical non-display period in lines

# Note

- 1. Minimum value = 2 lines
- 2. This register must be set such that the following formula is valid:

VDISP + VNDP < 1024

| REG[2Ch] HS Pulse Width Register (HSW) Address 6082Ch Default = 0000h Read/Write |    |    |    |                      |    |   |   |
|----------------------------------------------------------------------------------|----|----|----|----------------------|----|---|---|
|                                                                                  |    |    | n, | /a                   |    |   |   |
| 15                                                                               | 14 | 13 | 12 | 11                   | 10 | 9 | 8 |
| HS Pulse Polarity                                                                |    |    | Н  | S Pulse Width bits 6 | -0 |   |   |
| 7                                                                                | 6  | 5  | 4  | 3                    | 2  | 1 | 0 |

bit 7

**HS Pulse Polarity** 

This bit selects the polarity of the horizontal sync signal. This bit is set according to the horizontal sync signal of the panel.

When this bit = 0b, the horizontal sync signal is active low.

When this bit = 1b, the horizontal sync signal is active high.

#### Note

For passive panels, this bit must be set to 1b (active high).

bits 6-0

HS Pulse Width bits [6:0]

These bits specify the width of the panel horizontal sync signal (HSW), in pixels. The horizontal sync signal is typically HS, depending on the panel type. The minimum value for these bits is 1b.

REG[2Ch] bits 6-0 = HS pulse width in PCLK's

These bits must be set as follows:

For STN panels

HS Pulse Start - 18 pclks + HS Pulse Width ≤ HNDP

For TFT panels

HS Pulse Start + HS Pulse Width ≤ HNDP

| REG[2Eh] H   | REG[2Eh] HS Pulse Start Position Register (HPS) |    |    |    |    |   |            |
|--------------|-------------------------------------------------|----|----|----|----|---|------------|
| Address 6082 | Address 6082Eh Default = 0000h Read/Write       |    |    |    |    |   | Read/Write |
|              | n/a                                             |    |    |    |    |   |            |
| 15           | 14                                              | 13 | 12 | 11 | 10 | 9 | 8          |
| n/a          | n/a HS Pulse Start Position bits 6-0            |    |    |    |    |   |            |
| 7            | 6                                               | 5  | 4  | 3  | 2  | 1 | 0          |

bits 6-0

HS Pulse Start Position bits [6:0]

These bits specify the start position of the horizontal sync signal (HPS) with respect to the start of the Horizontal Non-Display Period, in pixels.

REG[2Eh] bits 6-0 = HS pulse start position in PCLK's

These bits must be set as follows:

For STN panels

HS Pulse Start - 18 pclks + HS Pulse Width ≤ HNDP

For TFT panels

HS Pulse Start + HS Pulse Width ≤ HNDP

|                   | REG[30h] VS Pulse Width Register (VSW) Address 60830h Default = 0000h Read/Write |                         |    |    |    |   |   |
|-------------------|----------------------------------------------------------------------------------|-------------------------|----|----|----|---|---|
| n/a               |                                                                                  |                         |    |    |    |   |   |
| 15                | 14                                                                               | 13                      | 12 | 11 | 10 | 9 | 8 |
| VS Pulse Polarity | n/a                                                                              | VS Pulse Width bits 5-0 |    |    |    |   |   |
| 7                 | 6                                                                                | 5                       | 4  | 3  | 2  | 1 | 0 |

bit 7

**VS** Pulse Polarity

This bit selects the polarity of the vertical sync signal. This bit is set according to the vertical sync signal of the panel.

When this bit = 0b, the vertical sync signal is active low.

When this bit = 1b, the vertical sync signal is active high.

# Note

For passive panels, this bit must be set to 1b (active high).

bits 5-0

VS Pulse Width bits [5:0]

These bits specify the width of the panel vertical sync signal (VSW), in lines. The vertical sync signal is typically VS, depending on the panel type.

REG[30h] bits 5-0 = VS pulse width in lines

#### Note

For passive panels, these bits must be set to 01h.

| REG[32h] VS  | REG[32h] VS Pulse Start Position Register (VPS) |    |    |    |    |   |            |
|--------------|-------------------------------------------------|----|----|----|----|---|------------|
| Address 6083 | Address 60832h Default = 0000h Read/Write       |    |    |    |    |   | Read/Write |
|              |                                                 |    | n, | /a |    |   |            |
| 15           | 14                                              | 13 | 12 | 11 | 10 | 9 | 8          |
|              | VS Pulse Start Position bits 7-0                |    |    |    |    |   |            |
| 7            | 6                                               | 5  | 4  | 3  | 2  | 1 | 0          |

bits 7-0

VS Pulse Start Position bits [7:0]

These bits specify the start position of the vertical sync signal (VPS) with respect to the start of Vertical Non-Display Period, in lines.

For TFT panels: REG[32h] bits 7-0 = VS pulse start position in lines For STN panels: (REG[32h] bits 7-0) + 1 = VS pulse start position in lines

# Note

- 1. For passive panels, these bits must be set to 00h.
- 2. This register must be set such that the following formula is valid:

VDISP + VPS < 1024

| REG[34h] TE  | REG[34h] TE Line Count Register |    |            |              |    |            |               |
|--------------|---------------------------------|----|------------|--------------|----|------------|---------------|
| Address 6083 |                                 |    |            | Read/Write   |    |            |               |
|              |                                 |    |            |              |    | TE Line Co | ount bits 9-8 |
| 15           | 14                              | 13 | 12         | 11           | 10 | 9          | 8             |
|              |                                 | •  | TE Line Co | unt bits 7-0 | •  | •          |               |
| 7            | 6                               | 5  | 4          | 3            | 2  | 1          | 0             |

bits 9-0

TE Line Count bits [9:0]

When the TE Function is configured for Line Count (REG[22h] bits 6-5 = 10b), these bits specify the line count value that is compared with the internal vertical line counter to determine whether TE output is high (1) or low (0). The internal line counter counts from 0 to (VDISP+VNDP-1).

# 10.5 Layer Configuration Registers



#### Note

This register takes effect on the next frame, synchronized with VS.

bit 8 Multi-Byte Layer Registers Synchronous Latching Disable

The asynchronous multi-byte layer registers can be written and read any time independent of the value of this bit. Synchronous copies of the multi-byte layer registers are internally kept for use by the display engine. The display engine latches the values of the synchronous copies on every frame sync.

When this bit = 0b, Synchronous latching of multi-byte layer registers is performed on writes to any register. Any writes to registers will cause the asynchronous multi-byte layer register values to be latched into the internal synchronous copies.

When this bit = 1b, Synchronous latching of multi-byte layer registers is disabled. Synchronous latching will occur when REG[40h] bit 8 is written back to 0b.

Multi-byte layer registers consist of the following:

Main Start Address [18:0] (REG[42h] ~ REG[44h])

PIP Start Address [18:0] (REG[52h] ~ REG[54h])

PIP Width [9:0] (REG[56h] ~ REG[57h])

PIP Height [9:0] (REG[58h] ~ REG[59h])

PIP Start X [9:0] (REG[5Ah]  $\sim$  REG[5Bh])

PIP Start Y [9:0] (REG[5Ch] ~ REG[5Dh])

bits 4-3 Main Layer Rotation Select bits [1:0]

These bits specify the rotation orientation for the Main Layer (counterclockwise).

Table 10-10: Main Layer Rotation Selection

| REG[40h] bits 4-3 | Main Layer Rotation |
|-------------------|---------------------|
| 00b               | 0° (Normal)         |
| 01b               | 90°                 |
| 10b               | 180°                |
| 11b               | 270°                |

# bits 2-0 Main Layer Color Depth bits [2:0]

These bits specify the color depth for the Main layer. When monochrome mode is selected (REG[20h] bit 3 = 0b), these bits must be set to 010b (8 bpp for mono) or 110b (8 bpp + LUT1).

Table 10-11: Main Layer Color Depth Selection

| REG[40h] bits 2-0 | Main Layer Color Depth |
|-------------------|------------------------|
| 000b              | RGB 8:8:8 (default)    |
| 001b              | RGB 5:6:5              |
| 010b              | 8 bpp for mono         |
| 011b              | Reserved               |
| 100b              | 24 bpp + LUT1          |
| 101b              | 16 bpp + LUT1          |
| 110b              | 8 bpp + LUT1           |
| 111b              | Reserved               |

| REG[42h] Main Layer Start Address Register 0 |    |            |    |    |    |   |   |  |  |  |
|----------------------------------------------|----|------------|----|----|----|---|---|--|--|--|
| Address 6084                                 |    | Read/Write |    |    |    |   |   |  |  |  |
| Main Layer Start Address bits 15-8           |    |            |    |    |    |   |   |  |  |  |
| 15                                           | 14 | 13         | 12 | 11 | 10 | 9 | 8 |  |  |  |
| Main Layer Start Address bits 7-0            |    |            |    |    |    |   |   |  |  |  |
| 7                                            | 6  | 5          | 4  | 3  | 2  | 1 | 0 |  |  |  |

|    | REG[44h] Main Layer Start Address Register 1 Address 60844h Default = 0000h Read/Write |    |    |    |                                     |   |   |  |  |  |
|----|----------------------------------------------------------------------------------------|----|----|----|-------------------------------------|---|---|--|--|--|
|    | n/a                                                                                    |    |    |    |                                     |   |   |  |  |  |
| 15 | 14                                                                                     | 13 | 12 | 11 | 10                                  | 9 | 8 |  |  |  |
|    | n/a                                                                                    |    |    |    | Main Layer Start Address bits 18-16 |   |   |  |  |  |
| 7  | 6                                                                                      | 5  | 4  | 3  | 2                                   | 1 | 0 |  |  |  |

# Note

These registers take effect on the next frame, synchronized with VS.

# REG[44h] bits 2-0 REG[42h] bits 15-0

Main Layer Start Address bits [18:0]

Main Layer Start Address bits in embedded RAM. The Start Address bits must be 32-bit aligned, so the Main Layer Start Address bits 1-0 must be set to 00b.

| REG[46h] Main Layer Width Register |                                          |    |    |    |                           |   |   |  |  |
|------------------------------------|------------------------------------------|----|----|----|---------------------------|---|---|--|--|
| Address 6084                       | Address 60846h Default = 0000h Read Only |    |    |    |                           |   |   |  |  |
|                                    |                                          | n. | /a |    | Main Layer Width bits 9-8 |   |   |  |  |
| 15                                 | 14                                       | 13 | 12 | 11 | 10                        | 9 | 8 |  |  |
|                                    | Main Layer Width bits 7-0                |    |    |    |                           |   |   |  |  |
| 7                                  | 6                                        | 5  | 4  | 3  | 2                         | 1 | 0 |  |  |

bits 9-0

Main Layer Width bits [9:0] (Read Only)

These bits indicate the width of the Main Layer, in pixels. When Main Layer rotation is set for  $0^{\circ}$  or  $180^{\circ}$  (REG[40h] bits 4-3=00b or 10b), these bits are based on the value in the REG[24h]. When Main Layer rotation is set for  $90^{\circ}$  or  $270^{\circ}$  (REG[40h] bits 4-3=01b or 11b), these bits are based on the value in the REG[28h].

#### Note

When REG[24h] or REG[28h] are updated, there is up to a two frame delay before the value in this register is updated.

| REG[48h] Main Layer Height Register      |                            |    |    |    |    |   |   |  |  |
|------------------------------------------|----------------------------|----|----|----|----|---|---|--|--|
| Address 60848h Default = 0001h Read Only |                            |    |    |    |    |   |   |  |  |
|                                          | n/a                        |    |    |    |    |   |   |  |  |
| 15                                       | 14                         | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|                                          | Main Layer Height bits 7-0 |    |    |    |    |   |   |  |  |
| 7                                        | 6                          | 5  | 4  | 3  | 2  | 1 | 0 |  |  |

bits 9-0

Main Layer Height bits [9:0] (Read Only)

These bits indicate the height of the Main Layer, in lines. When Main Layer rotation is set for  $0^{\circ}$  or  $180^{\circ}$  (REG[40h] bits 4-3=00b or 10b), these bits are based on the value in the REG[28h]. When Main Layer rotation is set for  $90^{\circ}$  or  $270^{\circ}$  (REG[40h] bits 4-3=01b or 11b), these bits are based on the value in the REG[24h].

# Note

When REG[24h] or REG[28h] are updated, there is up to a two frame delay before the value in this register is updated.

| REG[50h] PII                   | REG[50h] PIP Layer Setting Register |    |                    |                    |                                |   |            |  |  |  |
|--------------------------------|-------------------------------------|----|--------------------|--------------------|--------------------------------|---|------------|--|--|--|
| Address 60850h Default = 0000h |                                     |    |                    |                    |                                |   | Read/Write |  |  |  |
|                                | n/a                                 |    |                    |                    |                                |   |            |  |  |  |
| 15                             | 14                                  | 13 | 12                 | 11                 | 10                             | 9 | 8          |  |  |  |
| n/a                            |                                     |    | PIP Layer Rotation | on Select bits 1-0 | PIP Layer Color Depth bits 2-0 |   |            |  |  |  |
| 7                              | 6                                   | 5  | 4                  | 3                  | 2                              | 1 | 0          |  |  |  |

This register takes effect on the next frame, synchronized with VS.

# bits 4-3 PIP Layer Rotation Select bits [1:0]

These bits specify the rotation orientation for the PIP layer (counterclockwise).

Table 10-12: PIP Layer Rotation Selection

| REG[50h] bits 4-3 | PIP Layer Rotation |  |  |  |
|-------------------|--------------------|--|--|--|
| 00b               | 0° (Normal)        |  |  |  |
| 01b               | 90°                |  |  |  |
| 10b               | 180°               |  |  |  |
| 11b               | 270°               |  |  |  |

# bits 2-0 PIP Layer Color Depth bits [2:0]

These bits specify the color depth for the PIP Layer. When monochrome mode is selected (REG[20h] bit 3 = 0b), these bits must be set to 010b (8 bpp for mono) or 110b (8 bpp + LUT2).

Table 10-13: PIP Layer Color Depth Selection

| REG[50h] bits 2-0 | PIP Layer Color Depth |  |  |  |
|-------------------|-----------------------|--|--|--|
| 000b              | RGB 8:8:8 (default)   |  |  |  |
| 001b              | RGB 5:6:5             |  |  |  |
| 010b              | 8 bpp for mono        |  |  |  |
| 011b              | Reserved              |  |  |  |
| 100b              | 24 bpp + LUT2         |  |  |  |
| 101b              | 16 bpp + LUT2         |  |  |  |
| 110b              | 8 bpp + LUT2          |  |  |  |
| 111b              | Reserved              |  |  |  |

| REG[52h] PI  | REG[52h] PIP Layer Start Address Register 0 |    |    |    |    |   |   |  |  |  |  |
|--------------|---------------------------------------------|----|----|----|----|---|---|--|--|--|--|
| Address 6085 | Address 60852h Default = 0000h              |    |    |    |    |   |   |  |  |  |  |
|              | PIP Layer Start Address bits 15-8           |    |    |    |    |   |   |  |  |  |  |
| 15           | 14                                          | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|              | PIP Layer Start Address bits 7-0            |    |    |    |    |   |   |  |  |  |  |
| 7            | 6                                           | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |

|     | REG[54h] PIP Layer Start Address Register 1 Address 60854h Default = 0000h Read/Write |    |    |    |    |                                    |   |  |  |  |
|-----|---------------------------------------------------------------------------------------|----|----|----|----|------------------------------------|---|--|--|--|
| n/a |                                                                                       |    |    |    |    |                                    |   |  |  |  |
| 15  | 14                                                                                    | 13 | 12 | 11 | 10 | 9                                  | 8 |  |  |  |
|     | n/a                                                                                   |    |    |    |    | PIP Layer Start Address bits 18-16 |   |  |  |  |
| 7   | 6                                                                                     | 5  | 4  | 3  | 2  | 1                                  | 0 |  |  |  |

These registers take effect on the next frame, synchronized with VS.

REG[54h] bits 2-0

REG[52h] bits 15-0

PIP Layer Start Address bits [18:0]

PIP Layer Start Address bits in embedded RAM. The Start Address bits must be 32-bit aligned, so the PIP Layer Start Address bits 1-0 must be set to 00b.

|    | REG[56h] PIP Layer Width Register Address 60856h Default = 0000h Read/Write |    |    |    |                          |   |   |  |  |
|----|-----------------------------------------------------------------------------|----|----|----|--------------------------|---|---|--|--|
|    |                                                                             | n. | /a |    | PIP Layer Width bits 9-8 |   |   |  |  |
| 15 | 14                                                                          | 13 | 12 | 11 | 10                       | 9 | 8 |  |  |
|    | PIP Layer Width bits 7-0                                                    |    |    |    |                          |   |   |  |  |
| 7  | 6                                                                           | 5  | 4  | 3  | 2                        | 1 | 0 |  |  |

# Note

This register takes effect on the next frame, synchronized with VS.

bits 9-0 PIP Layer Width bits [9:0]

These bits specify the width of the PIP Layer, in pixels.

REG[56h] bits 9-0 = PIP Layer Horizontal Display Period in number of pixels

| REG[58h] PIP Layer Height Register        |    |     |    |    |    |              |                |  |  |
|-------------------------------------------|----|-----|----|----|----|--------------|----------------|--|--|
| Address 60858h Default = 0000h Read/Write |    |     |    |    |    |              | Read/Write     |  |  |
|                                           |    | n/a | a  |    |    | PIP Layer He | eight bits 9-8 |  |  |
| 15                                        | 14 | 13  | 12 | 11 | 10 | 9            | 8              |  |  |
| PIP Layer Height bits 7-0                 |    |     |    |    |    |              |                |  |  |
| 7                                         | 6  | 5   | 4  | 3  | 2  | 1            | 0              |  |  |

This register takes effect on the next frame, synchronized with VS.

bits 9-0 PIP Layer Height bits [9:0]

These bits specify the height of the PIP Layer, in lines.

REG[58h] bits 9-0 = PIP Layer Vertical Display Period in number of lines

| REG[5Ah] PIP Layer X Start Position Register  Address 6085Ah Default = 0000h Read/Write |    |    |    |    |    |   |   |  |  |  |
|-----------------------------------------------------------------------------------------|----|----|----|----|----|---|---|--|--|--|
| n/a PIP Layer X Start Position bits 9-8                                                 |    |    |    |    |    |   |   |  |  |  |
| 15                                                                                      | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
| PIP Layer X Start Position bits 7-0                                                     |    |    |    |    |    |   |   |  |  |  |
| 7                                                                                       | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

# Note

This register takes effect on the next frame, synchronized with VS.

bits 9-0 PIP Layer X Start Position bits [9:0]

These bits specify X start position of the PIP Layer on the panel, in pixels. See Section 15.5.1, "Location Address" on page 141 for details.

|                                         | REG[5Ch] PIP Layer Y Start Position Register  Address 6085Ch Default = 0000h Read/Write |    |    |    |    |   |   |  |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------------------|----|----|----|----|---|---|--|--|--|
| n/a PIP Layer Y Start Position bits 9-8 |                                                                                         |    |    |    |    |   |   |  |  |  |
| 15                                      | 14                                                                                      | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                         | PIP Layer Y Start Position bits 7-0                                                     |    |    |    |    |   |   |  |  |  |
| 7                                       | 6                                                                                       | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

#### **Note**

This register takes effect on the next frame, synchronized with VS.

bits 9-0 PIP Layer Y Start Position bits [9:0]

These bits specify Y start position of the PIP Layer on the panel, in lines. See Section 15.5.1, "Location Address" on page 141 for details.

| REG[60h] PIP Enable Register |                            |             |    |                           |    |                        |            |  |  |
|------------------------------|----------------------------|-------------|----|---------------------------|----|------------------------|------------|--|--|
| Address 6086                 | 60h Defau                  | ılt = 0000h |    |                           |    |                        | Read/Write |  |  |
|                              | Blink/Fade Period bits 6-0 |             |    |                           |    |                        | n/a        |  |  |
| 15                           | 14                         | 13          | 12 | 11                        | 10 | 9                      | 8          |  |  |
|                              | r                          | n/a         |    | Blink/Fade Status<br>(RO) | ВІ | ink/Fade Effect bits 2 | 2-0        |  |  |
| 7                            | 6                          | 5           | 4  | 3                         | 2  | 1                      | 0          |  |  |

This register takes effect on the next frame, synchronized with VS.

# bits 15-9 Blink/Fade Period bits [6:0]

These bits define the PIP Layer blink/fade period, in 1 frame units.

REG[60h] bits  $15-9 = \frac{\text{blink}}{\text{fade period in frames}} - 1$ 

For PIP Effects Blink1 and Blink2, the blinking period is specified by these bits.

For PIP Effects Fade Out, Fade In, and Fade In/Out Continuous, the period between each alpha blend value increment/decrement (see REG[62h] bits 9-8) is specified by these bits.

# Blink/Fade Status (Read Only)

When this bit = 0b, the PIP layer is not blinking or fading.

When this bit = 1b, the PIP layer is in the process of blinking or fading.

This bit is normally used for the one-time Fade Out and Fade In PIP Effects to check when the fade-out or fade-in has finished. It is also used when transitioning from the Blink1, Blink2, and Fade In/Out Continuous effects to the Normal or Blank effects to check when the blinking or fading has finished.

# bits 2-0 PIP Effect bits [2:0]

These bits select the effect applied to the PIP Layer. For further details, see Section 15.4, "PIP Effects" on page 136.

Table 10-14: PIP Effect Selection

EGI60hl bits 2-0 PIP Effec

| REG[60h] bits 2-0 | PIP Effect             |
|-------------------|------------------------|
| 000b              | Blank                  |
| 001b              | Normal                 |
| 010b              | Blink 1                |
| 011b              | Blink 2                |
| 100b              | Fade Out               |
| 101b              | Fade In                |
| 110b              | Fade In/Out Continuous |
| 111b              | Reserved               |

# **Blank**

Default setting. When this type is set, the PIP Layer disappears (turned off).

# **Normal**

When this type is set, the PIP Layer is displayed (turned on). When the Alpha Blending ratio (REG[62h] bits 6-0) is changed while in this mode, the change to the PIP occurs on the next frame.

bit 3

#### Blink 1

PIP Layer blinks, toggling between the current Alpha Blending ratio setting ("ON") and alpha blending value = 0000000b ("OFF"). The period for switching between "ON" and "OFF" is specified by REG[60h] bits 15-9 Blink/Fade Period bits. The Blink1 setting should only be entered from Normal or Blank setting. To exit Blink1 state, the PIP Effect bits should be programmed to Normal or Blank.

# Blink 2

PIP Layer pixel data will toggle between normal and invert. Alpha Blending ratio is effective even if PIP Layer image data is inverted. The period for switching between normal and invert is specified by REG[60h] PIP Enable Register bits 15-9 Blink/Fade Period bits. The Blink2 setting should only be entered from Normal or Blank setting. To exit Blink2 state, the PIP Effect bits should be programmed to Normal or Blank.

#### **Fade Out**

PIP Layer one-time fade-out. When this PIP Effect is selected, the alpha blending value for the PIP Layer starts counting down from the Alpha Blending Ratio setting to the minimum alpha blending value (0000000b). The time period between each decrement of the alpha blending value is specified by REG[60h] PIP Enable Register bits 15-9 Blink/Fade Period bits, and the decrement step is specified by REG[62h] Alpha Blending Register bits 9-8 Alpha Blending Step bits. During fade-out, the period and step can be changed dynamically to speed up or slow down the fade-out. To initiate another fade-out, the PIP Effect should be programmed to either Blank or Normal first and then back to Fade Out. After fade-out is finished, the PIP Effect can also be programmed to Fade In to initiate a fade-in.

# Fade In

PIP Layer one-time fade-in. When this PIP Effect is selected, the alpha blending value for the PIP Layer starts counting up from the minimum alpha blending value (0000000b) to the Alpha Blending Ratio value. The time period between each increment of the alpha blending value is specified by REG[60h] PIP Enable Register bits 15-9 Blink/Fade Period bits, and the increment step is specified by REG[62h] Alpha Blending Register bits 9-8 Alpha Blending Step bits. During fade-in, the period and step can be changed dynamically to speed up or slow down the fade-out. The target Alpha Blending Ratio value can also be changed during fade-in to speed up or delay the fade-in. To initiate another fade-in, the PIP Effect should be programmed to either Blank or Normal first and then back to Fade In. After fade-in is finished, the PIP Effect can also be programmed to Fade Out to initiate a fade-out.

#### Fade In/Out Continuous

PIP Layer continuously repeats fade in and out. The Fade In/Out Continuous setting should only be entered from Normal or Blank setting. If the PIP Effect transitions from Blank to Fade In/Out Continuous, the PIP Layer will start with fade-in. If the PIP Effects transitions from Normal to Fade In/Out Continuous, the PIP Layer will start with fade-out. The time period between each increment/decrement of the alpha blending value is specified by REG[60h] PIP Enable Register bits 15-9 Blink/Fade Period bits, and the increment/decrement step is specified by REG[62h] Alpha Blending Register bits 9-8 Alpha Blending Step bits. The target alpha blend value during fade-in is specified by REG[62h] Alpha Blending Register bits 6-0 Alpha Blending Ratio bits. The period, step, and target alpha blend value can be changed dynamically to speed up or slow down and fades. To exit Fade In/Out Continuous state, the PIP Effect bits should be programmed to Normal or Blank.

| REG[62h] Alpha Blending Register |                                   |            |    |    |    |               |                 |  |  |
|----------------------------------|-----------------------------------|------------|----|----|----|---------------|-----------------|--|--|
| Address 6086                     | 32h Defau                         | It = 0040h |    |    |    |               | Read/Write      |  |  |
|                                  |                                   | n          | /a |    |    | Alpha Blendin | g Step bits 1-0 |  |  |
| 15                               | 14                                | 13         | 12 | 11 | 10 | 9             | 8               |  |  |
| n/a                              | n/a Alpha Blending Ratio bits 6-0 |            |    |    |    |               |                 |  |  |
| 7                                | 6                                 | 5          | 4  | 3  | 2  | 1             | 0               |  |  |

This register takes effect on the next frame, synchronized with VS.

# bits 9-8 Alpha Blending Step bits [1:0]

These bits specify the increment/decrement steps for the PIP Layer alpha blend value during fade-in or fade-out effects.

Table 10-15: Alpha Blending Step Selection

| REG[62h] bits 9-8 | Alpha Blending Step |
|-------------------|---------------------|
| 00b               | 1                   |
| 01b               | 2                   |
| 10b               | 4                   |
| 11b               | 8                   |

# Note

If the Alpha Blending Ratio is not set to "Full PIP" (REG[62h] bits 6-0=40h), these bits should be set such that the "step" value is evenly divisible into the Alpha Blending Ratio.

# bits 6-0 Alpha Blending Ratio bits [6:0]

These bits define the alpha blending ratio. When these bits are set to a value other than 0000000b, the PIP Layer is enabled. For further information on alpha blending, see Section 15.3, "Alpha Blending" on page 135.

Table 10-16: Alpha Blending Ratio Selection

| REG[62h] bits 6-0   | Main Layer : PIP Layer |
|---------------------|------------------------|
| 0000000b            | 64:0 (no PIP)          |
| 0000001b            | 63:1                   |
| 0000010b            | 62:2                   |
|                     |                        |
| 0111101b            | 3:61                   |
| 0111110b            | 2:62                   |
| 0111111b            | 1:63                   |
| 1000000b            | 0:64 (full PIP)        |
| 1000001b ~ 1111111b | Reserved               |

# Note

When PIP Layer Transparency is enabled (REG[64h] bit 0 = 1b), the alpha blending ratio has no effect on the Transparency Key Colors (see REG[66h] ~ REG[68h]).

| REG[64h] Transparency Register Address 60864h Default = 0000h |     |    |    |    |    |    |   |                        |  |
|---------------------------------------------------------------|-----|----|----|----|----|----|---|------------------------|--|
| n/a                                                           |     |    |    |    |    |    |   |                        |  |
|                                                               | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8                      |  |
|                                                               | n/a |    |    |    |    |    |   | Transparency<br>Enable |  |
|                                                               | 7   | 6  | 5  | 4  | 3  | 2  | 1 | 0                      |  |

# Note

This register takes effect on the next frame, synchronized with VS.

# bit 0 Transparency Enable

This bit enables/disables the transparency function. For more information on transparency, see Section 15.2, "Transparency" on page 134.

When this bit = 0b, transparency is disabled.

When this bit = 1b, transparency is enabled.

| REG[66h] Ti                               | REG[66h] Transparency Key Color Register 0 |    |    |    |    |   |   |  |  |  |
|-------------------------------------------|--------------------------------------------|----|----|----|----|---|---|--|--|--|
| Address 60866h Default = 0000h Read/Write |                                            |    |    |    |    |   |   |  |  |  |
|                                           | Key Color Green bits 7-0                   |    |    |    |    |   |   |  |  |  |
| 15                                        | 14                                         | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                           | Key Color Blue bits 7-0                    |    |    |    |    |   |   |  |  |  |
| 7                                         | 6                                          | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

|     | REG[68h] Transparency Key Color Register 1 Address 60868h Default = 0000h Read/Write |    |    |    |    |   |   |  |  |  |
|-----|--------------------------------------------------------------------------------------|----|----|----|----|---|---|--|--|--|
| n/a |                                                                                      |    |    |    |    |   |   |  |  |  |
| 15  | 14                                                                                   | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|     | Key Color Red bits 7-0                                                               |    |    |    |    |   |   |  |  |  |
| 7   | 6                                                                                    | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

These registers take effect on the next frame, synchronized with VS.

REG[66h] bits 15-8 Key Color Green bits [7:0] REG[66h] bits 7-0 Key Color Blue bits [7:0] REG[68h] bits 7-0 Key Color Red bits [7:0]

When Transparency is enabled (REG[64h] Transparency Register bit 0 = 1b), these bits define the Key Color. The key color is compared with the PIP pixel color to determine whether the pixel will become transparent. The key color is not affected by the PIP Effect (see REG[60h]) or Alpha Blending (see REG[62h]). For further information on Transparency, see chapter 15.2, "Transparency" on page 134.

Table 10-17: Key Color Register Use

|                                   | Color/Mono                    | PIP Color Depth     | Key C                | olor Registe                                          | er Use               |                                                                                   |  |
|-----------------------------------|-------------------------------|---------------------|----------------------|-------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------|--|
| Mode                              | Panel Select (REG[20h] bit 3) | (REG[50h] bits 2-0) | Red                  | Green                                                 | Blue                 | Comments                                                                          |  |
| RGB 8:8:8                         | 1b                            | 000b                | REG[68h]<br>bits 7-0 | REG[66h]<br>bits 15-8                                 | REG[66h]<br>bits 7-0 | _                                                                                 |  |
| RGB 5:6:5                         | 1b                            | 001b                | REG[68h]<br>bits 7-3 | REG[66h]<br>bits 15-10                                | REG[66h]<br>bits 7-3 | _                                                                                 |  |
| 8 bpp for monochrome              | 0b                            | 010b                | _                    | _                                                     | REG[66h]<br>bits 7-0 | These bits are compared with the 8-bit value stored in display memory.            |  |
| 24 bpp + LUT2                     | 1b                            | 100b                |                      |                                                       |                      | For these modes, the Key                                                          |  |
| 16 bpp + LUT2                     | 1b                            | 101b                | 1010                 | Color register values are compared to the contents of |                      |                                                                                   |  |
| 8 bpp + LUT2                      | 1b                            | 110b                | bits 7-0             | REG[68h] REG[66h] bits 7-0 bits 15-8                  |                      | the LUT. The LUT index is determined by the pixel value stored in display memory. |  |
| 8 bpp + LUT2<br>for<br>monochrome | Ob                            | 110b                | _                    | _                                                     | REG[66h]<br>bits 7-0 | These bits are compared with the 8-bit value stored in the LUT.                   |  |

# 10.6 2D BitBLT Engine Setting Registers

The BitBLT Engine supports the following operations.

- Move (Positive/Negative)
- Move with color expansion
- Solid Fill

Both the Source and Destination area must be in memory (00000h ~ 5FFFFh).

| REG[80h] BitBLT Control Register 0 Address 60880h Default = 0000h W |     |                       |    |    |    |   |   |  |  |
|---------------------------------------------------------------------|-----|-----------------------|----|----|----|---|---|--|--|
|                                                                     | n/a |                       |    |    |    |   |   |  |  |
| 15                                                                  | 14  | 13                    | 12 | 11 | 10 | 9 | 8 |  |  |
| BitBLT Reset<br>(WO)                                                | n/a |                       |    |    |    |   |   |  |  |
| 7                                                                   | 6   | 6   5   4   3   2   1 |    |    |    |   |   |  |  |

bit 7 BitBLT Reset (Write Only)

When a 0b is written to this bit, there is no hardware effect. When a 1b is written to this bit, the BLT engine is reset.

bit 0 BitBLT Enable (Write Only)

When a 0b is written to this bit, there is no hardware effect. When a 1b is written to this bit, the BLT operation is started.

#### Note

If BitBLT Reset (REG[80] bit 7 = 1b) and BitBLT enable (REG[80] bit 0 = 1b) are written at same time, the BitBLT enable is ignored.

| REG[82h] Bi<br>Address 6088 |    | I Register 1<br>ult = 0000h |    |          |             |                              | Read/Write              |
|-----------------------------|----|-----------------------------|----|----------|-------------|------------------------------|-------------------------|
|                             |    |                             | n. | /a       |             |                              |                         |
| 15                          | 14 | 13                          | 12 | 11       | 10          | 9                            | 8                       |
| n/a                         |    |                             |    | Data Typ | pe bits 1-0 | Destination Linear<br>Select | Source Linear<br>Select |
| 7                           | 6  | 2                           | 1  | 0        |             |                              |                         |

bits 3-2 Data Type bits [1:0]

These bits define the data type in memory and must be set to the same color depth as the destination memory format.

Table 10-18: Data Type Selection

| Data Type Select bits | Mode     |
|-----------------------|----------|
| 00b                   | 8 bpp    |
| 01b                   | 16 bpp   |
| 10b                   | 24 bpp   |
| 11b                   | reserved |

bit 1 Destination Linear Select

When this bit = 0b, the Destination BitBLT is stored as a rectangular region of memory. The BitBLT Memory Address Offset register (REG[90h]) determines the address offset from the start of one line to the next line.

When this bit = 1b, the Destination BitBLT is stored as a contiguous linear block of memory.

bit 0 Source Linear Select

When this bit = 0b, the Source BitBLT is stored as a rectangular region of memory. The BitBLT Memory Address Offset register (REG[90h]) determines the address offset from the start of one line to the next line.

When this bit = 1b, the Source BitBLT is stored as a contiguous linear block of memory.

| REG[84h] BitBLT Status Register Address 60884h Default = 0000h Read |     |    |    |    |    |   |   |  |  |
|---------------------------------------------------------------------|-----|----|----|----|----|---|---|--|--|
|                                                                     | n/a |    |    |    |    |   |   |  |  |
| 15                                                                  | 14  | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|                                                                     | n/a |    |    |    |    |   |   |  |  |
| 7                                                                   | 6   | 5  | 4  | 3  | 2  | 1 | 0 |  |  |

bit 0 BitBLT Busy Status (Read Only)

This bit indicates the state of the current BitBLT operation. This bit will be asserted within a maximum of 2 MCLKs after BitBLT Enable (REG[80h] bit 0) = 1b.

When this bit = 0b, the BitBLT operation is complete.

When this bit = 1b, the BitBLT operation is in progress.

|    | REG[86h] BitBLT Command Register  Address 60886h Default = 0000h Read/Write |    |    |    |    |     |   |  |  |
|----|-----------------------------------------------------------------------------|----|----|----|----|-----|---|--|--|
|    | n/a                                                                         |    |    |    |    |     |   |  |  |
| 15 | 14                                                                          | 13 | 12 | 11 | 10 | 9   | 8 |  |  |
|    | n/a BitBLT Command bits 2-0                                                 |    |    |    |    | 2-0 |   |  |  |
| 7  | 6                                                                           | 5  | 4  | 3  | 2  | 1   | 0 |  |  |

bits 2-0 BitBLT Command bits [2:0]

These bits specify the BitBLT Operation to be performed

Table 10-19: BitBLT Command Selection

| BitBLT Command bits | Operation              |
|---------------------|------------------------|
| 000b                | Move Positive          |
| 001b                | Move Negative          |
| 010b                | Solid Fill             |
| 100b                | Move with Color Expand |
| the other           | reserved               |

| REG[88h] BitBLT Source Start Address Register 0 |                                      |            |    |    |    |   |   |  |  |  |
|-------------------------------------------------|--------------------------------------|------------|----|----|----|---|---|--|--|--|
| Address 6088                                    |                                      | Read/Write |    |    |    |   |   |  |  |  |
| BitBLT Source Start Address bits 15-8           |                                      |            |    |    |    |   |   |  |  |  |
| 15                                              | 14                                   | 13         | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                                 | BitBLT Source Start Address bits 7-0 |            |    |    |    |   |   |  |  |  |
| 7                                               | 6                                    | 5          | 4  | 3  | 2  | 1 | 0 |  |  |  |

|     | REG[8Ah] BitBLT Source Start Address Register 1 Address 6088Ah Default = 0000h Read/Write |    |    |    |    |                                        |   |  |  |
|-----|-------------------------------------------------------------------------------------------|----|----|----|----|----------------------------------------|---|--|--|
| n/a |                                                                                           |    |    |    |    |                                        |   |  |  |
| 15  | 14                                                                                        | 13 | 12 | 11 | 10 | 9                                      | 8 |  |  |
|     | n/a                                                                                       |    |    |    |    | BitBLT Source Start Address bits 18-16 |   |  |  |
| 7   | 6                                                                                         | 5  | 4  | 3  | 2  | 1                                      | 0 |  |  |

REG[8Ah] bits 2-0

REG[88h] bits 15-0

BitBLT Source Start Address bits [18:0]

These bits specify the source start address for the BitBLT operation.

| REG[8Ch] B                                 | REG[8Ch] BitBLT Destination Start Address Register 0 |    |    |    |    |   |   |  |  |  |
|--------------------------------------------|------------------------------------------------------|----|----|----|----|---|---|--|--|--|
| Address 6088Ch Default = 0000h Read/Write  |                                                      |    |    |    |    |   |   |  |  |  |
| BitBLT Destination Start Address bits 15-8 |                                                      |    |    |    |    |   |   |  |  |  |
| 15                                         | 14                                                   | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                            | BitBLT Destination Start Address bits 7-0            |    |    |    |    |   |   |  |  |  |
| 7                                          | 6                                                    | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

| REG[8Eh] BitBLT Destination Start Address Register 1 |                                                 |    |    |    |    |   |   |  |  |
|------------------------------------------------------|-------------------------------------------------|----|----|----|----|---|---|--|--|
| Address 6088Eh Default = 0000h Read/Write            |                                                 |    |    |    |    |   |   |  |  |
| n/a                                                  |                                                 |    |    |    |    |   |   |  |  |
| 15                                                   | 14                                              | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|                                                      | n/a BitBLT Destination Start Address bits 18-16 |    |    |    |    |   |   |  |  |
| 7                                                    | 6                                               | 5  | 4  | 3  | 2  | 1 | 0 |  |  |

REG[8Eh] bits 2-0

REG[8Ch] bits 15-0

BitBLT Destination Start Address bits [18:0]

These bits specify the destination start address for the BitBLT operation.

# Note

The Destination Start Address must be set to a multiple of the Color Depth. For 16 bpp color depths the Destination Start address must be a multiple of 2 and for 24 bpp color depths the Destination Start Address must be a multiple of 3.

| REG[90h] Bi                               | REG[90h] BitBLT Rectangle Offset Register |    |    |    |    |   |                                  |  |  |  |  |
|-------------------------------------------|-------------------------------------------|----|----|----|----|---|----------------------------------|--|--|--|--|
| Address 60890h Default = 0000h Read/Write |                                           |    |    |    |    |   |                                  |  |  |  |  |
|                                           | n/a                                       |    |    |    |    |   | BitBLT Rectangle Offset bits 9-8 |  |  |  |  |
| 15                                        | 14                                        | 13 | 12 | 11 | 10 | 9 | 8                                |  |  |  |  |
|                                           | BitBLT Rectangle Offset bits 7-0          |    |    |    |    |   |                                  |  |  |  |  |
| 7                                         | 6                                         | 5  | 4  | 3  | 2  | 1 | 0                                |  |  |  |  |

bits 9-0 BitBLT Rectangle Offset bits [9:0]

These bits are used only for address calculation when the BitBLT source or destination is configured as a rectangular region of memory (REG[82h] bit 1 or 0 = 1b). These bits specify the address offset from the start of one line to the start of the next line, in pixels.

| REG[92h] Bit                              | REG[92h] BitBLT Width Register |    |    |    |    |            |              |  |  |  |  |
|-------------------------------------------|--------------------------------|----|----|----|----|------------|--------------|--|--|--|--|
| Address 60892h Default = 0000h Read/Write |                                |    |    |    |    |            |              |  |  |  |  |
|                                           |                                | n  | /a |    |    | BitBLT Wid | dth bits 9-8 |  |  |  |  |
| 15                                        | 14                             | 13 | 12 | 11 | 10 | 9          | 8            |  |  |  |  |
|                                           | BitBLT Width bits 7-0          |    |    |    |    |            |              |  |  |  |  |
| 7                                         | 6                              | 5  | 4  | 3  | 2  | 1          | 0            |  |  |  |  |

bits 9-0 BitBLT Width bits [9:0]

These bits determine the BitBLT width, in pixels

| REG[94h] Bi                               | REG[94h] BitBLT Height Register |    |     |    |    |            |              |  |  |  |
|-------------------------------------------|---------------------------------|----|-----|----|----|------------|--------------|--|--|--|
| Address 60894h Default = 0000h Read/Write |                                 |    |     |    |    |            |              |  |  |  |
|                                           |                                 | r  | n/a |    |    | BitBLT Hei | ght bits 9-8 |  |  |  |
| 15                                        | 14                              | 13 | 12  | 11 | 10 | 9          | 8            |  |  |  |
|                                           | BitBLT Height bits 7-0          |    |     |    |    |            |              |  |  |  |
| 7                                         | 6                               | 5  | 4   | 3  | 2  | 1          | 0            |  |  |  |

bits 9-0 BitBLT Height bits [9:0]

These bits determine the BitBLT height, in lines

| REG[96h] BitBLT Background Color Register 0 |                           |    |    |    |    |   |   |  |  |  |
|---------------------------------------------|---------------------------|----|----|----|----|---|---|--|--|--|
| Address 60896h Default = 0000h Read/Write   |                           |    |    |    |    |   |   |  |  |  |
| Background Color bits 15-8                  |                           |    |    |    |    |   |   |  |  |  |
| 15                                          | 14                        | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                             | Background Color bits 7-0 |    |    |    |    |   |   |  |  |  |
| 7                                           | 6                         | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

|     | REG[98h] BitBLT Background Color Register 1 Address 60898h Default = 0000h Read/Write |    |    |    |    |   |   |  |  |  |
|-----|---------------------------------------------------------------------------------------|----|----|----|----|---|---|--|--|--|
| n/a |                                                                                       |    |    |    |    |   |   |  |  |  |
| 15  | 14                                                                                    | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|     | Background Color bits 23-16                                                           |    |    |    |    |   |   |  |  |  |
| 7   | 6                                                                                     | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

REG[96h] bits 15-0

REG[98h] bits 7-0

BitBLT Background Color bits [23:0]

These bits specify the BitBLT background color for Move with Color Expansion.

Table 10-20: BitBLT Background Color Register Use

| Mode   | Data Type           | BitBLT Background Color Register Use |                       |                      |  |  |  |
|--------|---------------------|--------------------------------------|-----------------------|----------------------|--|--|--|
| Wiode  | (REG[82h] bits 3-2) | Red                                  | Green                 | Blue                 |  |  |  |
| 24 bpp | 10b                 | REG[98h]<br>bits 7-0                 | REG[96h]<br>bits 15-8 | REG[96h]<br>bits 7-0 |  |  |  |
| 16 bpp | 01b                 | REG[96h]<br>bits 15-11               | REG[96h]<br>bits 10-5 | REG[96h]<br>bits 4-0 |  |  |  |
| 8 bpp  | 00b                 | _                                    | _                     | REG[96h]<br>bits 7-0 |  |  |  |

| REG[9Ah] B  | REG[9Ah] BitBLT Foreground Color Register 0 |    |    |    |    |   |   |  |  |  |  |
|-------------|---------------------------------------------|----|----|----|----|---|---|--|--|--|--|
| Address 608 | Address 6089Ah Default = 0000h Read/Write   |    |    |    |    |   |   |  |  |  |  |
|             | Foreground Color bits 15-8                  |    |    |    |    |   |   |  |  |  |  |
| 15          | 14                                          | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|             | Foreground Color bits 7-0                   |    |    |    |    |   |   |  |  |  |  |
| 7           | 6                                           | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |

|    | REG[9Ch] BitBLT Foreground Color Register 1 Address 6089Ch Default = 0000h Read/Write |    |    |    |    |   |   |  |  |  |  |
|----|---------------------------------------------------------------------------------------|----|----|----|----|---|---|--|--|--|--|
|    | n/a                                                                                   |    |    |    |    |   |   |  |  |  |  |
| 15 | 14                                                                                    | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|    | Foreground Color bits 23-16                                                           |    |    |    |    |   |   |  |  |  |  |
| 7  | 6                                                                                     | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |

REG[9Ah] bits 15-0

REG[9Ch] bits 7-0

BitBLT Foreground Color bits [23:0]

These bits specify the BitBLT foreground color for Move with Color Expansion and Solid Fill.

Table 10-21: BitBlt Foreground Color Register Use

| Mode   | Data Type           | BitBLT Foreground Color Register Use |                       |                      |  |  |  |
|--------|---------------------|--------------------------------------|-----------------------|----------------------|--|--|--|
| Mode   | (REG[82h] bits 3-2) | Red                                  | Green                 | Blue                 |  |  |  |
| 24 bpp | 10b                 | REG[9Ch]<br>bits 7-0                 | REG[9Ah]<br>bits 15-8 | REG[9Ah]<br>bits 7-0 |  |  |  |
| 16 bpp | 01b                 | REG[9Ah]<br>bits 15-11               | REG[9Ah]<br>bits 10-5 | REG[9Ah]<br>bits 4-0 |  |  |  |
| 8 bpp  | 00b                 | _                                    | _                     | REG[9Ah]<br>bits 7-0 |  |  |  |

# 10.7 GPIO Setting Registers

GPIO[3:0] are dedicated GPIO pins.

GPIO[15:4] are activated based on the selected panel type and data width (see REG[20h] bits 3-0). For a summary of GPIO pin availability, see Section 4.5, "Panel Interface Pin Mapping" on page 21.

| REG[D0h] GF   | REG[D0h] GPIO Configuration Register |               |               |               |               |              |              |  |  |  |  |  |
|---------------|--------------------------------------|---------------|---------------|---------------|---------------|--------------|--------------|--|--|--|--|--|
| Address 608D  | 00h Defaul                           | t = 0000h     |               |               |               |              | Read/Write   |  |  |  |  |  |
| GPIO15 Config | GPIO14 Config                        | GPIO13 Config | GPIO12 Config | GPIO11 Config | GPIO10 Config | GPIO9 Config | GPIO8 Config |  |  |  |  |  |
| 15            | 14                                   | 13            | 12            | 11            | 10            | 9            | 8            |  |  |  |  |  |
| GPIO7 Config  | GPIO6 Config                         | GPIO5 Config  | GPIO4 Config  | GPIO3 Config  | GPIO2Config   | GPIO1 Config | GPIO0 Config |  |  |  |  |  |
| 7             | 6                                    | 5             | 4             | 3             | 2             | 1            | 0            |  |  |  |  |  |

bits 15-0 GPIO[15:0] Pin Configuration

These bits can be used to change individual GPIO pins between inputs/outputs.

When this bit = 0b (default), the corresponding GPIO pin is configured as an input pin.

When this bit = 1b, the corresponding GPIO pin is configured as an output pin.

| REG[D2h] GPIO Status and Control Register  Address 608D2h Default = 0000h Read/Wr |               |               |               |               |               |              |              |  |  |
|-----------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------|--|--|
| GPIO15 Status                                                                     | GPIO14 Status | GPIO13 Status | GPIO12 Status | GPIO11 Status | GPIO10 Status | GPIO9 Status | GPIO8 Status |  |  |
| 15                                                                                | 14            | 13            | 12            | 11            | 10            | 9            | 8            |  |  |
| GPIO7 Status                                                                      | GPIO6 Status  | GPIO5 Status  | GPIO4 Status  | GPIO3 Status  | GPIO2 Status  | GPIO1 Status | GPIO0 Status |  |  |
| 7                                                                                 | 6             | 5             | 4             | 3             | 2             | 1            | 0            |  |  |

bits 15-0 GPIO[15:0] Pin Status

When GPIOx is configured as an output, writing a 1b to this bit drives GPIOx high and writing a 0b to this bit drives GPIOx low.

When GPIOx is configured as an input, a read from this bit returns the status of GPIOx.

# Note

If a GPIO pin is programmed as a panel output signal (see Section 4.5, "Panel Interface Pin Mapping" on page 21), the corresponding input status bit will indicate the status of the panel output signal.

| REG[D4h] GPIO Pull-Down Control Register Address 608D4h Default = 0000h Read/Write |                             |                             |                             |                             |                              |                            |                            |  |  |  |
|------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------------------------------|----------------------------|----------------------------|--|--|--|
| GPIO15<br>Pull-down Control                                                        | GPIO14<br>Pull-down Control | GPIO13<br>Pull-down Control | GPIO12<br>Pull-down Control | GPIO11<br>Pull-down Control | GPIO10 Pull-<br>down Control | GPIO9 Pull-down<br>Control | GPIO8 Pull-down<br>Control |  |  |  |
| 15                                                                                 | 14                          | 13                          | 12                          | 11                          | 10                           | 9                          | 8                          |  |  |  |
| GPIO7 Pull-down<br>Control                                                         | GPIO6 Pull-down<br>Control  | GPIO5 Pull-down<br>Control  | GPIO4 Pull-down<br>Control  | GPIO3 Pull-down<br>Control  | GPIO2 Pull-down<br>Control   | GPIO1 Pull-down<br>Control | GPIO0 Pull-down<br>Control |  |  |  |
| 7                                                                                  | 6                           | 5                           | 4                           | 3                           | 2                            | 1                          | 0                          |  |  |  |

bits 15-0 GPIO[15:0] Pull-down Control

All GPIO pins have internal pull-down resistors. These bits individually control the state of the pull-down resistors.

When the bit = 0b, the pull-down resistor for the associated GPIO pin is inactive.

When the bit = 1b, the pull-down resistor for the associated GPIO pin is active.

# 10.8 Look-Up Table Registers

When in Monochrome mode (REG[20h] bit 3 = 0b), blue data is used for the LUT.

#### Note

Do not access LUT1 or LUT2 during PSM0.

# LUT1: LUT[000h] ~ LUT[3FEh]

| LUT[000h] L                               | LUT[000h] Look-Up Table 1 Address 00h Register 0 |    |    |    |    |   |   |  |  |  |  |  |
|-------------------------------------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 60000h Default = 0000h Read/Write |                                                  |    |    |    |    |   |   |  |  |  |  |  |
|                                           | LUT1 Address 00h Green Data bits 7-0             |    |    |    |    |   |   |  |  |  |  |  |
| 15                                        | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|                                           | LUT1 Address 00h Blue Data bits 7-0              |    |    |    |    |   |   |  |  |  |  |  |
| 7                                         | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

| LUT[002h] Lo                              | LUT[002h] Look-Up Table 1 Address 00h Register 1 |    |    |    |    |   |   |  |  |  |  |  |
|-------------------------------------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 60002h Default = 0000h Read/Write |                                                  |    |    |    |    |   |   |  |  |  |  |  |
|                                           | n/a                                              |    |    |    |    |   |   |  |  |  |  |  |
| 15                                        | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|                                           | LUT1 Address 00h Red Data bits 7-0               |    |    |    |    |   |   |  |  |  |  |  |
| 7                                         | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

LUT[000h] bits 15-8 LUT1 Address 00h Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 1 Address 00h.

LUT[000h] bits 7-0 LUT1 Address 00h Blue Data bits [7:0]

These bits contain the data to be written to the blue component of the Look-Up Table 1 Address 00h.

LUT[002h] bits 7-0 LUT1 Address 00h Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 1 Address 00h.

| LUT[004h]  | Look-                               | Up Table | 1 Address 01 | h Register 0     |                     |    |   |            |  |  |  |
|------------|-------------------------------------|----------|--------------|------------------|---------------------|----|---|------------|--|--|--|
| Address 60 | 004h                                | Default  | = 0000h      |                  |                     |    |   | Read/Write |  |  |  |
|            |                                     |          |              | LUT1 Address 01h | Green Data bits 7-0 |    |   |            |  |  |  |
| 15         |                                     | 14       | 13           | 12               | 11                  | 10 | 9 | 8          |  |  |  |
|            | LUT1 Address 01h Blue Data bits 7-0 |          |              |                  |                     |    |   |            |  |  |  |
| 7          |                                     | 6        | 5            | 4                | 3                   | 2  | 1 | 0          |  |  |  |

|              |                                    | •       |         | 1h Register 1 |    |    |   | D 1001     |  |  |  |
|--------------|------------------------------------|---------|---------|---------------|----|----|---|------------|--|--|--|
| Address 6000 | Joh                                | Default | = 0000h |               |    |    |   | Read/Write |  |  |  |
|              |                                    |         |         | n             | /a |    |   |            |  |  |  |
| 15           |                                    | 14      | 13      | 12            | 11 | 10 | 9 | 8          |  |  |  |
|              | LUT1 Address 01h Red Data bits 7-0 |         |         |               |    |    |   |            |  |  |  |
| 7            |                                    | 6       | 5       | 4             | 3  | 2  | 1 | 0          |  |  |  |

LUT[004h] bits 15-8 LUT1 Address 01h Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 1 Address 01h.

LUT[004h] bits 7-0 LUT1 Address 01h Blue Data bits [7:0]

These bits contain the data to be written to the blue component of the Look-Up Table 1 Address 01h.

LUT[006h] bits 7-0 LUT1 Address 01h Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 1 Address 01h.

•

| LUT[3F8h] L                            | LUT[3F8h] Look-Up Table 1 Address FEh Register 0 |    |    |    |    |   |   |  |  |  |  |  |
|----------------------------------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 603F8h Default = 0000h Read/Wr |                                                  |    |    |    |    |   |   |  |  |  |  |  |
|                                        | LUT1 Address FEh Green Data bits 7-0             |    |    |    |    |   |   |  |  |  |  |  |
| 15                                     | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|                                        | LUT1 Address FEh Blue Data bits 7-0              |    |    |    |    |   |   |  |  |  |  |  |
| 7                                      | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

|    | LUT[3FAh] Look-Up Table 1 Address FEh Register 1 Address 603FAh Default = 0000h Read/Write |    |    |    |    |   |   |  |  |  |
|----|--------------------------------------------------------------------------------------------|----|----|----|----|---|---|--|--|--|
|    | n/a                                                                                        |    |    |    |    |   |   |  |  |  |
| 15 | 14                                                                                         | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|    | LUT1 Address FEh Red Data bits 7-0                                                         |    |    |    |    |   |   |  |  |  |
| 7  | 6                                                                                          | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

LUT[3F8h] bits 15-8 LUT1 Address FEh Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 1 Address FEh.

LUT[3F8h] bits 7-0 LUT1 Address FEh Blue Data bits [7:0]

These bits contain the data to be written to the blue component of the Look-Up Table 1 Address FEh.

LUT[3FAh] bits 7-0 LUT1 Address FEh Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 1 Address FEh.

| LUT[3FCh] I | LUT[3FCh] Look-Up Table 1 Address FFh Register 0 |    |    |    |    |   |   |  |  |  |  |  |
|-------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 603 | Address 603FCh Default = 0000h                   |    |    |    |    |   |   |  |  |  |  |  |
|             | LUT1 Address FFh Green Data bits 7-0             |    |    |    |    |   |   |  |  |  |  |  |
| 15          | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|             | LUT1 Address FFh Blue Data bits 7-0              |    |    |    |    |   |   |  |  |  |  |  |
| 7           | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

| LUT[3FEh] L                            | LUT[3FEh] Look-Up Table 1 Address FFh Register 1 |    |    |    |    |   |   |  |  |  |  |  |
|----------------------------------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 603FEh Default = 0000h Read/Wr |                                                  |    |    |    |    |   |   |  |  |  |  |  |
|                                        | n/a                                              |    |    |    |    |   |   |  |  |  |  |  |
| 15                                     | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|                                        | LUT1 Address FFh Red Data bits 7-0               |    |    |    |    |   |   |  |  |  |  |  |
| 7                                      | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

LUT[3FCh] bits 15-8 LUT1 Address FFh Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 1 Address FFh.

LUT[3FCh] bits 7-0 LUT1 Address FFh Blue Data bits [7:0]

These bits contain the data to be written to the blue component of the Look-Up Table 1 Address FFh.

LUT[3FEh] bits 7-0 LUT1 Address FFh Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 1 Address FFh.

# LUT2: LUT[400h] ~ LUT[7FEh]

| LUT[400h] L                               | LUT[400h] Look-Up Table 2 Address 00h Register 0 |   |    |    |    |    |   |   |  |  |  |  |
|-------------------------------------------|--------------------------------------------------|---|----|----|----|----|---|---|--|--|--|--|
| Address 60400h Default = 0000h Read/Write |                                                  |   |    |    |    |    |   |   |  |  |  |  |
|                                           | LUT2 Address 00h Green Data bits 7-0             |   |    |    |    |    |   |   |  |  |  |  |
| 15                                        | 1-                                               | 4 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|                                           | LUT2 Address 00h Blue Data bits 7-0              |   |    |    |    |    |   |   |  |  |  |  |
| 7                                         | 6                                                | 6 | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |

| LUT[402h] Look-Up Table 2 Address 00h Register 1 |     |    |    |                  |                   |    |   |   |  |  |  |
|--------------------------------------------------|-----|----|----|------------------|-------------------|----|---|---|--|--|--|
| Address 60402h Default = 0000h                   |     |    |    |                  |                   |    |   |   |  |  |  |
|                                                  | n/a |    |    |                  |                   |    |   |   |  |  |  |
| 15                                               |     | 14 | 13 | 12               | 11                | 10 | 9 | 8 |  |  |  |
|                                                  |     |    | •  | LUT2 Address 00h | Red Data bits 7-0 | •  |   | • |  |  |  |
| 7                                                |     | 6  | 5  | 4                | 3                 | 2  | 1 | 0 |  |  |  |

LUT[400h] bits 15-8 LUT2 Address 00h Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 2

Address 00h.

LUT[400h] bits 7-0 LUT2 Address 00h Blue Data bits [7:0]

> These bits contain the data to be written to the blue component of the Look-Up Table 2 Address 00h.

LUT[402h] bits 7-0 LUT2 Address 00h Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 2 Address 00h.

| LUT[404h] Look-Up Table 2 Address 01h Register 0 |                                      |    |    |    |    |    |   |   |  |  |  |
|--------------------------------------------------|--------------------------------------|----|----|----|----|----|---|---|--|--|--|
| Address 60404h Default = 0000h Read/Write        |                                      |    |    |    |    |    |   |   |  |  |  |
|                                                  | LUT2 Address 01h Green Data bits 7-0 |    |    |    |    |    |   |   |  |  |  |
| 15                                               |                                      | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|                                                  | LUT2 Address 01h Blue Data bits 7-0  |    |    |    |    |    |   |   |  |  |  |
| 7                                                |                                      | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |

| LUT[406h] Look-Up Table 2 Address 01h Register 1 |                                    |    |    |    |    |   |   |  |  |  |  |
|--------------------------------------------------|------------------------------------|----|----|----|----|---|---|--|--|--|--|
| Address 60406h Default = 0000h Re                |                                    |    |    |    |    |   |   |  |  |  |  |
|                                                  | n/a                                |    |    |    |    |   |   |  |  |  |  |
| 15                                               | 14                                 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|                                                  | LUT2 Address 01h Red Data bits 7-0 |    |    |    |    |   |   |  |  |  |  |
| 7                                                | 7   6   5   4   3   2   1   0      |    |    |    |    |   |   |  |  |  |  |

LUT[404h] bits 15-8 LUT2 Address 01h Green Data bits [7:0]

> These bits contain the data to be written to the green component of the Look-Up Table 2 Address 01h.

LUT[404h] bits 7-0 LUT2 Address 01h Blue Data bits [7:0]

> These bits contain the data to be written to the blue component of the Look-Up Table 2 Address 01h.

LUT[406h] bits 7-0 LUT2 Address 01h Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 2

Address 01h.

•

•

| LUT[7F8h] L                           | LUT[7F8h] Look-Up Table 2 Address FEh Register 0 |    |    |    |    |   |   |  |  |  |  |  |
|---------------------------------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 607F8h Default = 0000h Read/W |                                                  |    |    |    |    |   |   |  |  |  |  |  |
|                                       | LUT2 Address FEh Green Data bits 7-0             |    |    |    |    |   |   |  |  |  |  |  |
| 15                                    | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|                                       | LUT2 Address FEh Blue Data bits 7-0              |    |    |    |    |   |   |  |  |  |  |  |
| 7                                     | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

| LUT[7FAh] Look-Up Table 2 Address FEh Register 1 |     |         |         |                  |                   |    |   |   |            |  |  |
|--------------------------------------------------|-----|---------|---------|------------------|-------------------|----|---|---|------------|--|--|
| Address 607                                      | FAh | Default | = 0000h |                  |                   |    |   |   | Read/Write |  |  |
|                                                  |     |         |         | n,               | ′a                |    |   |   |            |  |  |
| 15                                               |     | 14      | 13      | 12               | 11                | 10 | 9 | ) | 8          |  |  |
|                                                  |     |         |         | LUT2 Address FEh | Red Data bits 7-0 |    |   |   |            |  |  |
| 7                                                | 1   | 6       | 5       | 4                | 3                 | 2  | 1 |   | 0          |  |  |

LUT[7F8h] bits 15-8 LUT2 Address FEh Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 2 Address FEh.

LUT[7F8h] bits 7-0 LUT2 Address FEh Blue Data bits [7:0]

These bits contain the data to be written to the blue component of the Look-Up Table 2 Address FEh.

LUT[7FAh] bits 7-0 LUT2 Address FEh Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 2 Address FEh.

| LUT[7FCh] L                    | LUT[7FCh] Look-Up Table 2 Address FFh Register 0 |    |    |    |    |   |   |  |  |  |  |  |
|--------------------------------|--------------------------------------------------|----|----|----|----|---|---|--|--|--|--|--|
| Address 607FCh Default = 0000h |                                                  |    |    |    |    |   |   |  |  |  |  |  |
|                                | LUT2 Address FFh Green Data bits 7-0             |    |    |    |    |   |   |  |  |  |  |  |
| 15                             | 14                                               | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |  |
|                                | LUT2 Address FFh Blue Data bits 7-0              |    |    |    |    |   |   |  |  |  |  |  |
| 7                              | 6                                                | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |  |

| LUT[7FEh] Look-Up Table 2 Address FFh Register 1 |                                    |    |    |    |    |   |   |  |  |  |  |
|--------------------------------------------------|------------------------------------|----|----|----|----|---|---|--|--|--|--|
| Address 607FEh Default = 0000h Read/Write        |                                    |    |    |    |    |   |   |  |  |  |  |
|                                                  | n/a                                |    |    |    |    |   |   |  |  |  |  |
| 15                                               | 14                                 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|                                                  | LUT2 Address FFh Red Data bits 7-0 |    |    |    |    |   |   |  |  |  |  |
| 7                                                | 6                                  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |  |

LUT[7FCh] bits 15-8 LUT2 Address FFh Green Data bits [7:0]

These bits contain the data to be written to the green component of the Look-Up Table 2 Address FFh.

LUT[7FCh] bits 7-0 LUT2 Address FFh Blue Data bits [7:0]

These bits contain the data to be written to the blue component of the Look-Up Table 2 Address FFh.

LUT[7FEh] bits 7-0 LUT2 Address FFh Red Data bits [7:0]

These bits contain the data to be written to the red component of the Look-Up Table 2 Address FFh.

# Chapter 11 Indirect and Serial Host Interface Accessing Sequence

# 11.1 Indirect Interface

The Indirect Interface requires that the address be defined before the data is written or read. When any of memory, registers, or LUT are accessed, the address is incremented automatically making burst transfers an efficient way of accessing the S1D13781. There is no boundary between the memory, registers, and LUT (see Chapter 6, "Embedded Memory" on page 23). Note that rectangular writes/reads are not supported.

# 11.1.1 Write Procedure

The following figures provide example procedures for performing single writes and burst writes. The examples are shown for the Indirect 16-bit Mode and Indirect 8-bit interfaces.



Figure 11-1: Indirect 16-bit Mode 1 Single Write Example Sequence



Figure 11-2: Indirect 8-bit Single Write Example Sequence



Figure 11-3: Indirect 16-bit Mode 1 Burst Write Example Sequence



Figure 11-4: Indirect 8-bit Burst Write Example Sequence

# 11.1.2 Read Procedure

The following figures provide example procedures for performing single reads and burst reads. The examples are shown for the Indirect 16-bit Mode and Indirect 8-bit interfaces.



Figure 11-5: Indirect 16-bit Mode 1 Single Read Example Sequence



Figure 11-6: Indirect 8-bit Single Read Example Sequence



Figure 11-7: Indirect 16-bit Mode 1 Burst Read Example Sequence



Figure 11-8: Indirect 8-bit Burst Read Example Sequence

#### 11.2 SPI

The SPI host interface supports both Mode 0 and Mode 3.

Mode 0 and Mode 3 latch the data on the rising edge of the clock and shift the data on the falling edge of the clock. The idle state of SCK is low for Mode 0, and high for Mode 3. This means that Mode 0 always starts with latching the data and Mode 3 always starts with shifting the data. For both Mode 0 and Mode 3, the MSB is first. The accessing cycle always starts after the SCS# falling edge. When the accessing cycle starts, the first byte must be command 8-bit, the second byte must be verbose 5-bit and upper address 3-bit, the third byte must be middle address 8-bit, the fourth byte must be lower address 8-bit. From the fifth byte on, it depends on the command in the first byte. The accessing cycle is broken by SCS# rising edge.

When burst accessing, the address is incremented automatically.

When Reading, the first byte (or word) is dummy data. Actual data will come on the second byte (or word).

If there is a difference between command and data (or address) bit counts, the data will be ignored when it is larger. The accessing cycle is broken by SCS# when data is smaller.

For 16-bit read/write, the address must be an even number.

 Command
 Comments

 10000000b
 8-bit Write

 11000000b
 8-bit Read

 10001000b
 16-bit Write

 11001000b
 16-bit Read

 all other values
 Reserved

Table 11-1: SPI Function Select

#### 11.2.1 Write Procedure



Figure 11-9: SPI 8-bit Write Example Sequence to Write N Bytes (N = 1 or greater)



Figure 11-10: SPI 16-bit Write Example Sequence to Write N Words (N = 1 or greater)

#### 11.2.2 Read Procedure



Figure 11-11: SPI 8-bit Read Example Sequence to Read N Words (N = 1 or greater)



Figure 11-12: SPI 16-bit Read Example Sequence to Read N Words (N = 1 or greater)

# **Chapter 12 Image Data Formats**

## 12.1 Image Data Formats for Host Interface

The following diagrams show the display data formats for the Host Interface. The display start addresses of both the PIP and Main Layers must be 32-bit aligned, AB[1:0] = 00b.

#### 12.1.1 RGB 8:8:8 Data Format

When the Host inputs data using the RGB 8:8:8 data format, the destination layer (Main or PIP) should be set to the RGB 8:8:8 color depth, REG[40h] bits 2-0 = 000b or REG[50h] bits 2-0 = 000b.

Table 12-1: RGB 8:8:8 Data Format for 16-bit Host Interface

| Cycle | DB15                          | DB14                          | DB13                          | DB12                          | DB11                          | DB10                          | DB9                           | DB8                         | DB7                           | DB6                           | DB5                           | DB4                           | DB3                           | DB2                           | DB1                         | DB0                |
|-------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------------------|--------------------|
| m     | G <sub>n</sub> <sup>7</sup>   | G <sub>n</sub> <sup>6</sup>   | G <sub>n</sub> <sup>5</sup>   | G <sub>n</sub> <sup>4</sup>   | G <sub>n</sub> <sup>3</sup>   | G <sub>n</sub> <sup>2</sup>   | G <sub>n</sub> <sup>1</sup>   | G <sub>n</sub> <sup>0</sup> | B <sub>n</sub> <sup>7</sup>   | B <sub>n</sub> <sup>6</sup>   | $B_n^5$                       | B <sub>n</sub> <sup>4</sup>   | $B_n^3$                       | $B_n^2$                       | B <sub>n</sub> <sup>1</sup> | $B_n^0$            |
| m+1   | B <sub>n+1</sub> <sup>7</sup> | B <sub>n+1</sub> <sup>6</sup> | B <sub>n+1</sub> <sup>5</sup> | B <sub>n+1</sub> <sup>4</sup> | B <sub>n+1</sub> <sup>3</sup> | B <sub>n+1</sub> <sup>2</sup> | B <sub>n+1</sub> <sup>1</sup> | B <sub>n+1</sub> 0          | R <sub>n</sub> <sup>7</sup>   | R <sub>n</sub> <sup>6</sup>   | $R_n^5$                       | R <sub>n</sub> <sup>4</sup>   | $R_n^3$                       | $R_n^2$                       | R <sub>n</sub> <sup>1</sup> | $R_n^0$            |
| m+2   | $R_{n+1}^{7}$                 | R <sub>n+1</sub> <sup>6</sup> | R <sub>n+1</sub> <sup>5</sup> | $R_{n+1}^4$                   | $R_{n+1}^3$                   | $R_{n+1}^2$                   | R <sub>n+1</sub> <sup>1</sup> | R <sub>n+1</sub> 0          | G <sub>n+1</sub> <sup>7</sup> | G <sub>n+1</sub> <sup>6</sup> | G <sub>n+1</sub> <sup>5</sup> | G <sub>n+1</sub> <sup>4</sup> | G <sub>n+1</sub> <sup>3</sup> | G <sub>n+1</sub> <sup>2</sup> | G <sub>n+1</sub> 1          | G <sub>n+1</sub> 0 |

Table 12-2: RGB 8:8:8 Data Format for 8-bit Host Interface

| Cycle | DB7                           | DB6                           | DB5                           | DB4                           | DB3                           | DB2                           | DB1                           | DB0                         |
|-------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------------------|
| m     | B <sub>n</sub> <sup>7</sup>   | B <sub>n</sub> <sup>6</sup>   | B <sub>n</sub> <sup>5</sup>   | B <sub>n</sub> <sup>4</sup>   | B <sub>n</sub> <sup>3</sup>   | B <sub>n</sub> <sup>2</sup>   | B <sub>n</sub> <sup>1</sup>   | B <sub>n</sub> <sup>0</sup> |
| m+1   | G <sub>n</sub> <sup>7</sup>   | G <sub>n</sub> <sup>6</sup>   | G <sub>n</sub> <sup>5</sup>   | G <sub>n</sub> <sup>4</sup>   |                               |                               |                               | G <sub>n</sub> <sup>0</sup> |
| m+2   | $R_n^7$                       | R <sub>n</sub> <sup>6</sup>   | R <sub>n</sub> <sup>5</sup>   | R <sub>n</sub> <sup>4</sup>   | $R_n^3$                       | $R_n^2$                       | R <sub>n</sub> <sup>1</sup>   | $R_n^0$                     |
| m+3   | B <sub>n+1</sub> <sup>7</sup> | B <sub>n+1</sub> <sup>6</sup> | B <sub>n+1</sub> <sup>5</sup> | B <sub>n+1</sub> <sup>4</sup> | B <sub>n+1</sub> <sup>3</sup> | B <sub>n+1</sub> <sup>2</sup> | B <sub>n+1</sub> 1            | B <sub>n+1</sub> 0          |
| m+4   | G <sub>n+1</sub> <sup>7</sup> | G <sub>n+1</sub> 6            | G <sub>n+1</sub> <sup>5</sup> | G <sub>n+1</sub> <sup>4</sup> | G <sub>n+1</sub> <sup>3</sup> | G <sub>n+1</sub> <sup>2</sup> | G <sub>n+1</sub> 1            | G <sub>n+1</sub> 0          |
| m+5   | $R_{n+1}^{7}$                 | R <sub>n+1</sub> <sup>6</sup> | R <sub>n+1</sub> <sup>5</sup> | $R_{n+1}^4$                   | $R_{n+1}^3$                   | $R_{n+1}^2$                   | R <sub>n+1</sub> <sup>1</sup> | $R_{n+1}^{0}$               |

#### 12.1.2 RGB 5:6:5 Data Format

When the Host inputs data using the RGB 5:6:5 data format, the destination layer (Main or PIP) should be set to the RGB 5:6:5 color depth, REG[40h] bits 2-0 = 001b or REG[50h] bits 2-0 = 001b.

Table 12-3: RGB 5:6:5 Data Format for 16-bit Host Interface

| Cycle | DB15          | DB14                          | DB13                          | DB12                          | DB11               | DB10                          | DB9                           | DB8                           | DB7                           | DB6                         | DB5                | DB4                           | DB3                           | DB2                           | DB1                           | DB0                           |
|-------|---------------|-------------------------------|-------------------------------|-------------------------------|--------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------------------|--------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|
| m     | $R_n^4$       | $R_n^3$                       | $R_n^2$                       | R <sub>n</sub> <sup>1</sup>   | $R_n^0$            | G <sub>n</sub> <sup>5</sup>   | G <sub>n</sub> <sup>4</sup>   | $G_n^3$                       | $G_n^2$                       | G <sub>n</sub> <sup>1</sup> | $G_n^0$            | $B_n^4$                       | $B_n^3$                       | $B_n^2$                       | B <sub>n</sub> <sup>1</sup>   | $B_n^0$                       |
| m+1   | $R_{n+1}^{4}$ | R <sub>n+1</sub> <sup>3</sup> | R <sub>n+1</sub> <sup>2</sup> | R <sub>n+1</sub> <sup>1</sup> | R <sub>n+1</sub> 0 | G <sub>n+1</sub> <sup>5</sup> | G <sub>n+1</sub> <sup>4</sup> | G <sub>n+1</sub> <sup>3</sup> | G <sub>n+1</sub> <sup>2</sup> | G <sub>n+1</sub> 1          | G <sub>n+1</sub> 0 | B <sub>n+1</sub> <sup>4</sup> | B <sub>n+1</sub> <sup>3</sup> | B <sub>n+1</sub> <sup>2</sup> | B <sub>n+1</sub> <sup>1</sup> | B <sub>n+1</sub> 0            |
| m+2   | $R_{n+2}^{4}$ | $R_{n+2}^3$                   | $R_{n+2}^2$                   | $R_{n+2}^{1}$                 | $R_{n+2}^{0}$      | G <sub>n+2</sub> <sup>5</sup> | G <sub>n+2</sub> <sup>4</sup> | $G_{n+2}^3$                   | $G_{n+2}^{2}$                 | $G_{n+2}^{1}$               | G <sub>n+2</sub> 0 | $B_{n+2}^{4}$                 | $B_{n+2}^3$                   | $B_{n+2}^2$                   | $B_{n+2}^{1}$                 | B <sub>n+2</sub> <sup>0</sup> |

Table 12-4: RGB 5:6:5 Data Format for 8-bit Host Interface

| Cycle | DB7                           | DB6                         | DB5                | DB4                           | DB3                           | DB2                           | DB1                           | DB0                           |
|-------|-------------------------------|-----------------------------|--------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|
| m     | G <sub>n</sub> <sup>2</sup>   | G <sub>n</sub> <sup>1</sup> | • • •              | B <sub>n</sub> <sup>4</sup>   | • • •                         | B <sub>n</sub> <sup>2</sup>   | B <sub>n</sub> <sup>1</sup>   | $B_n^0$                       |
| m+1   | R <sub>n</sub> <sup>4</sup>   | $R_n^3$                     | $R_n^2$            | R <sub>n</sub> <sup>1</sup>   | $R_n^0$                       | G <sub>n</sub> <sup>5</sup>   | G <sub>n</sub> <sup>4</sup>   | $G_n^3$                       |
| m+2   | G <sub>n+1</sub> <sup>2</sup> | G <sub>n+1</sub> 1          | G <sub>n+1</sub> 0 | B <sub>n+1</sub> <sup>4</sup> | B <sub>n+1</sub> <sup>3</sup> | B <sub>n+1</sub> <sup>2</sup> | B <sub>n+1</sub> <sup>1</sup> | B <sub>n+1</sub> 0            |
| m+3   | $R_{n+1}^{4}$                 | $R_{n+1}^3$                 | $R_{n+1}^2$        | R <sub>n+1</sub> <sup>1</sup> | $R_{n+1}^{0}$                 | G <sub>n+1</sub> <sup>5</sup> | G <sub>n+1</sub> <sup>4</sup> | G <sub>n+1</sub> <sup>3</sup> |

### 12.1.3 8 bpp for Monochrome

When the Host inputs data using the 8 bpp for monochrome data format, the destination layer (Main or PIP) should be set to 8 bpp for mono, REG[40h] bits 2-0 = 010b or REG[50h] bits 2-0 = 010b.

Table 12-5: Monochrome 8-Bit Data Format for 16-bit Host Interface

| Cycle | DB15          | DB14          | DB13          | DB12          | DB11        | DB10        | DB9           | DB8           | DB7           | DB6           | DB5           | DB4           | DB3         | DB2         | DB1           | DB0           |
|-------|---------------|---------------|---------------|---------------|-------------|-------------|---------------|---------------|---------------|---------------|---------------|---------------|-------------|-------------|---------------|---------------|
| m     | $M_{n+1}^{7}$ | $M_{n+1}^6$   | $M_{n+1}^5$   | $M_{n+1}^4$   | $M_{n+1}^3$ | $M_{n+1}^2$ | $M_{n+1}^{1}$ | $M_{n+1}^{0}$ | $M_n^7$       | $M_n^6$       | $M_n^5$       | $M_n^4$       | $M_n^3$     | $M_n^2$     | $M_n^{-1}$    | $M_n^0$       |
| m+1   | $M_{n+3}^{7}$ | $M_{n+3}^6$   | $M_{n+3}^{5}$ | $M_{n+3}^{4}$ | $M_{n+3}^3$ | $M_{n+3}^2$ | $M_{n+3}^{1}$ | $M_{n+3}^{0}$ | $M_{n+2}^{7}$ | $M_{n+2}^{6}$ | $M_{n+2}^{5}$ | $M_{n+2}^{4}$ | $M_{n+2}^3$ | $M_{n+2}^2$ | $M_{n+2}^{1}$ | $M_{n+2}^{0}$ |
| m+2   | $M_{n+5}^{7}$ | $M_{n+5}^{6}$ | $M_{n+5}^{5}$ | $M_{n+5}^{4}$ | $M_{n+5}^3$ | $M_{n+5}^2$ | $M_{n+5}^{1}$ | $M_{n+5}^{0}$ | $M_{n+4}^{7}$ | $M_{n+4}^{6}$ | $M_{n+4}^{5}$ | $M_{n+4}^{4}$ | $M_{n+4}^3$ | $M_{n+4}^2$ | $M_{n+4}^{1}$ | $M_{n+4}^{0}$ |

Table 12-6: Monochrome 8-Bit Data Format for 8-bit Host Interface

| Cycle | DB7           | DB6           | DB5           | DB4           | DB3         | DB2         | DB1           | DB0           |
|-------|---------------|---------------|---------------|---------------|-------------|-------------|---------------|---------------|
| m     | $M_n^7$       | $M_n^6$       | $M_n^5$       | $M_n^4$       | $M_n^3$     | $M_n^2$     | $M_n^{1}$     | $M_n^0$       |
|       | $M_{n+1}^{7}$ |               |               |               |             |             |               |               |
| m+2   | $M_{n+2}^{7}$ | $M_{n+2}^{6}$ | $M_{n+2}^{5}$ | $M_{n+2}^{4}$ | $M_{n+2}^3$ | $M_{n+2}^2$ | $M_{n+2}^{1}$ | $M_{n+2}^{0}$ |

## 12.1.4 24 bpp + LUT Data Format

When the Host inputs data using the 24 bpp + LUT data format, the destination layer (Main or PIP) should be set to the 24 bpp + LUTx color depth, REG[40h] bits 2-0 = 100b or REG[50h] bits 2-0 = 100b.

Table 12-7: 24 bpp + LUT Data Format for 16-bit Host Interface

| Cycle | DB15                           | DB14                           | DB13                           | DB12                           | DB11                           | DB10                           | DB9                            | DB8                            | DB7                            | DB6                            | DB5                            | DB4                            | DB3                            | DB2                            | DB1                            | DB0                            |
|-------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| m     | LG <sub>n</sub> <sup>7</sup>   | LG <sub>n</sub> <sup>6</sup>   | LG <sub>n</sub> <sup>5</sup>   | LG <sub>n</sub> <sup>4</sup>   | LG <sub>n</sub> <sup>3</sup>   | LG <sub>n</sub> <sup>2</sup>   | LG <sub>n</sub> <sup>1</sup>   | LG <sub>n</sub> <sup>0</sup>   | LB <sub>n</sub> <sup>7</sup>   | LB <sub>n</sub> <sup>6</sup>   | LB <sub>n</sub> <sup>5</sup>   | LB <sub>n</sub> <sup>4</sup>   | LB <sub>n</sub> <sup>3</sup>   | LB <sub>n</sub> <sup>2</sup>   | LB <sub>n</sub> <sup>1</sup>   | LB <sub>n</sub> <sup>0</sup>   |
| m+1   | LB <sub>n+1</sub> <sup>7</sup> | LB <sub>n+1</sub> <sup>6</sup> | LB <sub>n+1</sub> <sup>5</sup> | LB <sub>n+1</sub> <sup>4</sup> | LB <sub>n+1</sub> <sup>3</sup> | LB <sub>n+1</sub> <sup>2</sup> | LB <sub>n+1</sub> <sup>1</sup> | LB <sub>n+1</sub> <sup>0</sup> | LR <sub>n</sub> <sup>7</sup>   | LR <sub>n</sub> <sup>6</sup>   | LR <sub>n</sub> <sup>5</sup>   | LR <sub>n</sub> <sup>4</sup>   | LR <sub>n</sub> <sup>3</sup>   | LR <sub>n</sub> <sup>2</sup>   | LR <sub>n</sub> <sup>1</sup>   | LR <sub>n</sub> <sup>0</sup>   |
| m+2   | LR <sub>n+1</sub> <sup>7</sup> | LR <sub>n+1</sub> <sup>6</sup> | LR <sub>n+1</sub> <sup>5</sup> | $LR_{n+1}^{4}$                 | $LR_{n+1}^3$                   | $LR_{n+1}{}^2$                 | LR <sub>n+1</sub> <sup>1</sup> | $LR_{n+1}{}^{0}$               | LG <sub>n+1</sub> <sup>7</sup> | LG <sub>n+1</sub> <sup>6</sup> | LG <sub>n+1</sub> <sup>5</sup> | LG <sub>n+1</sub> <sup>4</sup> | LG <sub>n+1</sub> <sup>3</sup> | LG <sub>n+1</sub> <sup>2</sup> | LG <sub>n+1</sub> <sup>1</sup> | LG <sub>n+1</sub> <sup>0</sup> |

Table 12-8: 24 bpp + LUT Data Format for 8-bit Host Interface

| Cycle | DB7                            | DB6                            | DB5                            | DB4                            | DB3                            | DB2                            | DB1                            | DB0                            |
|-------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| m     | LB <sub>n</sub> <sup>7</sup>   | LB <sub>n</sub> <sup>6</sup>   | LB <sub>n</sub> <sup>5</sup>   | LB <sub>n</sub> <sup>4</sup>   | LB <sub>n</sub> <sup>3</sup>   | LB <sub>n</sub> <sup>2</sup>   | LB <sub>n</sub> <sup>1</sup>   | LB <sub>n</sub> <sup>0</sup>   |
| m+1   | LG <sub>n</sub> <sup>7</sup>   | LG <sub>n</sub> <sup>6</sup>   | LG <sub>n</sub> <sup>5</sup>   | LG <sub>n</sub> <sup>4</sup>   | LG <sub>n</sub> <sup>3</sup>   | LG <sub>n</sub> <sup>2</sup>   | LG <sub>n</sub> <sup>1</sup>   | LG <sub>n</sub> <sup>0</sup>   |
| m+2   | LR <sub>n</sub> <sup>7</sup>   | LR <sub>n</sub> <sup>6</sup>   | LR <sub>n</sub> <sup>5</sup>   | LR <sub>n</sub> <sup>4</sup>   | LR <sub>n</sub> <sup>3</sup>   | LR <sub>n</sub> <sup>2</sup>   | LR <sub>n</sub> <sup>1</sup>   | LR <sub>n</sub> <sup>0</sup>   |
| m+3   | LB <sub>n+1</sub> <sup>7</sup> | LB <sub>n+1</sub> <sup>6</sup> | LB <sub>n+1</sub> <sup>5</sup> | LB <sub>n+1</sub> <sup>4</sup> | LB <sub>n+1</sub> <sup>3</sup> | LB <sub>n+1</sub> <sup>2</sup> | LB <sub>n+1</sub> <sup>1</sup> | LB <sub>n+1</sub> <sup>0</sup> |
| m+4   | LG <sub>n+1</sub> <sup>7</sup> | LG <sub>n+1</sub> <sup>6</sup> | LG <sub>n+1</sub> <sup>5</sup> | LG <sub>n+1</sub> <sup>4</sup> | LG <sub>n+1</sub> <sup>3</sup> | LG <sub>n+1</sub> <sup>2</sup> | LG <sub>n+1</sub> <sup>1</sup> | LG <sub>n+1</sub> 0            |
| m+5   | LR <sub>n+1</sub> <sup>7</sup> | LR <sub>n+1</sub> <sup>6</sup> | LR <sub>n+1</sub> <sup>5</sup> | LR <sub>n+1</sub> <sup>4</sup> | LR <sub>n+1</sub> <sup>3</sup> | LR <sub>n+1</sub> <sup>2</sup> | LR <sub>n+1</sub> <sup>1</sup> | LR <sub>n+1</sub> 0            |

### 12.1.5 16 bpp + LUT Data Format

When the Host inputs data using the 16 bpp + LUT data format, the destination layer (Main or PIP) should be set to the 16 bpp + LUTx color depth, REG[40h] bits 2-0 = 101b or REG[50h] bits 2-0 = 101b.

Table 12-9: 16 bpp + LUT Data Format for 16-bit Host Interface

| Cycle | DB15                           | DB14                         | DB13                         | DB12                           | DB11                           | DB10                           | DB9                            | DB8                            | DB7                            | DB6                            | DB5                          | DB4                            | DB3                            | DB2                            | DB1                            | DB0                            |
|-------|--------------------------------|------------------------------|------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| m     | LR <sub>n</sub> <sup>4</sup>   | LR <sub>n</sub> <sup>3</sup> | LR <sub>n</sub> <sup>2</sup> | LR <sub>n</sub> <sup>1</sup>   | LR <sub>n</sub> <sup>0</sup>   | LG <sub>n</sub> <sup>5</sup>   | LG <sub>n</sub> <sup>4</sup>   | LG <sub>n</sub> <sup>3</sup>   | LG <sub>n</sub> <sup>2</sup>   | LG <sub>n</sub> <sup>1</sup>   | LG <sub>n</sub> <sup>0</sup> | LB <sub>n</sub> <sup>4</sup>   | LB <sub>n</sub> <sup>3</sup>   | LB <sub>n</sub> <sup>2</sup>   | LB <sub>n</sub> <sup>1</sup>   | LB <sub>n</sub> <sup>0</sup>   |
| m+1   | LR <sub>n+1</sub> <sup>4</sup> | $LR_{n+1}{}^3 \\$            | $LR_{n+1}^{2}$               | LR <sub>n+1</sub> <sup>1</sup> | LR <sub>n+1</sub> <sup>0</sup> | LG <sub>n+1</sub> <sup>5</sup> | LG <sub>n+1</sub> <sup>4</sup> | LG <sub>n+1</sub> <sup>3</sup> | LG <sub>n+1</sub> <sup>2</sup> | LG <sub>n+1</sub> <sup>1</sup> | $LG_{n+1}{}^{0} \\$          | LB <sub>n+1</sub> <sup>4</sup> | LB <sub>n+1</sub> <sup>3</sup> | LB <sub>n+1</sub> <sup>2</sup> | LB <sub>n+1</sub> <sup>1</sup> | LB <sub>n+1</sub> <sup>0</sup> |
| m+2   | LR <sub>n+2</sub> <sup>4</sup> | $LR_{n+2}{}^3 \\$            | $LR_{n+2}^{2}$               | LR <sub>n+2</sub> <sup>1</sup> | $LR_{n+2}^{0}$                 | LG <sub>n+2</sub> <sup>5</sup> | LG <sub>n+2</sub> <sup>4</sup> | $LG_{n+2}{}^{3} \\$            | $LG_{n+2}^{2}$                 | LG <sub>n+2</sub> <sup>1</sup> | $LG_{n+2}{}^{0} \\$          | LB <sub>n+2</sub> <sup>4</sup> | LB <sub>n+2</sub> <sup>3</sup> | LB <sub>n+2</sub> <sup>2</sup> | LB <sub>n+2</sub> <sup>1</sup> | LB <sub>n+2</sub> <sup>0</sup> |

Table 12-10: 16 bpp + LUT Data Format for 8-bit Host Interface

| Cycle | DB7                            | DB6                            | DB5                            | DB4                            | DB3                            | DB2                            | DB1                            | DB0                            |
|-------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| m     | LG <sub>n</sub> <sup>2</sup>   | LG <sub>n</sub> <sup>1</sup>   | LG <sub>n</sub> <sup>0</sup>   | LB <sub>n</sub> <sup>4</sup>   | LB <sub>n</sub> <sup>3</sup>   | LB <sub>n</sub> <sup>2</sup>   | LB <sub>n</sub> <sup>1</sup>   | LB <sub>n</sub> <sup>0</sup>   |
| m+1   | LR <sub>n</sub> <sup>4</sup>   | LR <sub>n</sub> <sup>3</sup>   | LR <sub>n</sub> <sup>2</sup>   | LR <sub>n</sub> <sup>1</sup>   | LR <sub>n</sub> <sup>0</sup>   | LG <sub>n</sub> <sup>5</sup>   | LG <sub>n</sub> <sup>4</sup>   | LG <sub>n</sub> <sup>3</sup>   |
| m+2   | LG <sub>n+1</sub> <sup>2</sup> | LG <sub>n+1</sub> <sup>1</sup> | LG <sub>n+1</sub> 0            | LB <sub>n+1</sub> <sup>4</sup> | LB <sub>n+1</sub> <sup>3</sup> | LB <sub>n+1</sub> <sup>2</sup> | LB <sub>n+1</sub> <sup>1</sup> | LB <sub>n+1</sub> <sup>0</sup> |
| m+3   | LR <sub>n+1</sub> <sup>4</sup> | LR <sub>n+1</sub> <sup>3</sup> | LR <sub>n+1</sub> <sup>2</sup> | LR <sub>n+1</sub> <sup>1</sup> | LR <sub>n+1</sub> 0            | LG <sub>n+1</sub> <sup>5</sup> | LG <sub>n+1</sub> <sup>4</sup> | LG <sub>n+1</sub> <sup>3</sup> |

## 12.1.6 8 bpp + LUT Data Format

When the Host inputs data using the 8 bpp + LUT data format, the destination layer (Main or PIP) should be set to the 8 bpp + LUTx color depth, REG[40h] bits 2-0 = 110b or REG[50h] bits 2-0 = 110b.

Table 12-11: 8 bpp + LUT Data Format for 16-bit Host Interface

| Cycle |                                | DB14                           |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                | _                              | DB2                            |                                | DB0                            |
|-------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
|       | LA <sub>n+1</sub> <sup>7</sup> |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                |                                |
| m+1   | LA <sub>n+3</sub> <sup>7</sup> | LA <sub>n+3</sub> <sup>6</sup> | LA <sub>n+3</sub> <sup>5</sup> | LA <sub>n+3</sub> <sup>4</sup> | LA <sub>n+3</sub> <sup>3</sup> | LA <sub>n+3</sub> <sup>2</sup> | LA <sub>n+3</sub> <sup>1</sup> | LA <sub>n+3</sub> <sup>0</sup> | LA <sub>n+2</sub> <sup>7</sup> | LA <sub>n+2</sub> <sup>6</sup> | LA <sub>n+2</sub> <sup>5</sup> | LA <sub>n+2</sub> <sup>4</sup> | LA <sub>n+2</sub> <sup>3</sup> | LA <sub>n+2</sub> <sup>2</sup> | LA <sub>n+2</sub> <sup>1</sup> | LA <sub>n+2</sub> <sup>0</sup> |
| m+2   | LA <sub>n+5</sub> <sup>7</sup> | LA <sub>n+5</sub> <sup>6</sup> | LA <sub>n+5</sub> <sup>5</sup> | LA <sub>n+5</sub> <sup>4</sup> | LA <sub>n+5</sub> <sup>3</sup> | LA <sub>n+5</sub> <sup>2</sup> | LA <sub>n+5</sub> <sup>1</sup> | LA <sub>n+5</sub> <sup>0</sup> | LA <sub>n+4</sub> <sup>7</sup> | LA <sub>n+4</sub> <sup>6</sup> | LA <sub>n+4</sub> <sup>5</sup> | LA <sub>n+4</sub> <sup>4</sup> | LA <sub>n+4</sub> <sup>3</sup> | $LA_{n+4}^2$                   | LA <sub>n+4</sub> <sup>1</sup> | LA <sub>n+4</sub> <sup>0</sup> |

Table 12-12: 8 bpp + LUT Data Format for 8-bit Host Interface

| Cycle | DB7                            | DB6                            | DB5                            | DB4                            | DB3                            | DB2                            | DB1                            | DB0                          |
|-------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|
| m     | LA <sub>n</sub> <sup>7</sup>   | LA <sub>n</sub> <sup>6</sup>   | LA <sub>n</sub> <sup>5</sup>   | LA <sub>n</sub> <sup>4</sup>   | LA <sub>n</sub> <sup>3</sup>   | LA <sub>n</sub> <sup>2</sup>   | LA <sub>n</sub> <sup>1</sup>   | LA <sub>n</sub> <sup>0</sup> |
| m+1   | LA <sub>n+1</sub> <sup>7</sup> | LA <sub>n+1</sub> <sup>6</sup> | LA <sub>n+1</sub> <sup>5</sup> | LA <sub>n+1</sub> <sup>4</sup> | LA <sub>n+1</sub> <sup>3</sup> | LA <sub>n+1</sub> <sup>2</sup> | LA <sub>n+1</sub> <sup>1</sup> | LA <sub>n+1</sub> 0          |
| m+2   | LA <sub>n+2</sub> <sup>7</sup> | LA <sub>n+2</sub> <sup>6</sup> | LA <sub>n+2</sub> <sup>5</sup> | LA <sub>n+2</sub> <sup>4</sup> | LA <sub>n+2</sub> <sup>3</sup> | $LA_{n+2}^{2}$                 | LA <sub>n+2</sub> <sup>1</sup> | LA <sub>n+2</sub> 0          |

## 12.2 Data Expansion

Between VRAM and the panel interface, data is expanded (or bit covered) to 24-bit by copying the MSBs to the LSBs as follows.



Figure 12-1: Data Path Image

#### 12.3 Monochrome Mode

When the panel interface is monochrome mode (REG[20h] bit 3 = 0b), REG[40h] bits 2-0 and REG[50h] bits 2-0 must be set for either "8 bpp for mono" (010b) or "8 bpp + LUTx" (110b). REG[40h] bits 2-0 and REG[50h] bits 2-0 do not have to be set for the same color depth. When using monochrome mode, the 8-bit pixel values must be programmed, even though the S1D13781 only supports up to 64 gray shades (6-bit).

In the Blending block, the transparency and alpha blending functions are performed by 8-bit image data. The LCD interface block outputs either 6-bit or 4-bit data, depending on the setting of the Dithering Disable bit, REG[22h] bit 3. If dithering is enabled (REG[22h] bit 3 = 0b), the upper 6-bits from the blending block are used by the LCD interface. If dithering is disabled (REG[22h] bit 3 = 1b), only the upper 4-bits are used.

## 12.4 Color Depth

To define color depth, the following registers need to be set. REG[40h] (REG[50h]) bits 2-0 define the data format in memory and if the LUT is used or not. REG[20h] bits 3-0 define panel data format. REG[22h] bit 3 enables/disables Dithering when using a STN panel. See the following figure for details.



Figure 12-2: Color Depth Registers for Main layer

All image data is handled as 24-bits, 8-bits for each color. The master logic output is 24-bits from which slave logic takes the required data bits. The slave logic removes any unused bits from the least significant bits of data. For example, the memory interface block outputs data as 24-bits, even if it is stored as RGB 5:6:5 in memory (see Section 12.2, "Data Expansion" on page 117 for details). When REG[20h] bits 3-0 select the TFT 16-bit panel, the interface block uses 5-bits for red and blue, and 6-bits for green from the most significant bits, even if RGB 8:8:8 format is in memory.

# **Chapter 13 Look-Up Table Architecture**

The Main and PIP Layers can be configured for a variety of color depths (see REG[40h] and REG[50h]). Some color depths use a Look-up Table (LUT) architecture to determine the output color. Each layer has its own LUT: Main Layer uses LUT1, PIP Layer uses LUT2.

## 13.1 24 bpp LUT

When the Main or PIP Layer is configured for 24 bpp + LUTx (REG[40h] bits 2-0 = 100b or REG[50h] bits 2-0 = 100b), the following LUT architecture is used.



Figure 13-1: 24 bpp LUT

## 13.2 16 bpp LUT

When the Main or PIP Layer is configured for 16 bpp + LUTx (REG[40h] bits 2-0 = 101b or REG[50h] bits 2-0 = 101b), the following LUT architecture is used.



Figure 13-2: 16 bpp LUT

## 13.3 8 bpp LUT in Color Mode

When the S1D13781 is configured for a color LCD panel (REG[20h] bit 3 = 1b) and the Main or PIP Layer is configured for 8 bpp + LUTx (REG[40h] bits 2-0 = 110b or REG[50h] bits 2-0 = 110b), the following LUT architecture is used.



Figure 13-3: 8 bpp LUT in Color Mode

## 13.4 8 bpp LUT in Monochrome Mode

When the S1D13781 is configured for a monochrome LCD panel (REG[20h] bit 3 = 0b) and the Main or PIP Layer is configured for 8 bpp + LUTx (REG[40h] bits 2-0 = 110b or REG[50h] bits 2-0 = 110b), the following LUT architecture is used.



Figure 13-4: 8 bpp LUT in Monochrome Mode

# Chapter 14 2D BitBLT Engine

#### 14.1 Overview

The purpose of the 2D BitBLT Engine is to off-load the work of the CPU for moving pixel data from one location to another in display memory. There are three BitBLTs, ROP is not supported.

- Move (Positive/Negative)
- Move with color expansion
- Solid Fill

The destination and source BitBLTs can be set to be either contiguous linear blocks of memory (Linear) or as a rectangular region of memory (Rectangular).

### 14.2 Move BitBLT

The Move BitBLT copies data from the source area in memory to the destination area. The source data can also be Color Expanded using the Color Expansion data function and then stored to the destination. The source and the destination can be in either Linear or Rectangular data format.



Figure 14-1: Move (Positive) BitBLT Data Flow



Figure 14-2: Move (Negative) BitBLT Data Flow

- Rectangle Offset (REG[90h])
  Width of the display (i.e. Main Window width or PIP+ Window width) in pixels. The source and destination share the Rectangle offsets when rectangle move is chosen.
- Source/Destination Start Address (REG[88h] ~ REG[8Ah]/REG[8Ch] ~ REG[8Eh])
  Top left corner of the BitBLT window for Move Positive, bottom right corner of the BitBLT window for Move Negative, specified in bytes. When Move Negative and Data Type is 16bpp or 24bpp, the Start Address must be set to the last byte-aligned address of the BitBLT area.
- Width (REG[92h]) Width of the BitBLT in pixels.
- Height (REG[94h])
  Height of the BitBLT in lines.

For each BitBLT there is a source of data and a destination for the result data. The source is the location where the data for the data function is read from. The destination is the location where the result is written to.

## 14.3 Move with Color Expansion BitBLT



Figure 14-3: Move with Color Expansion BitBLT Data Flow

- Source
  - "1" is expanded as Foreground Color (REG[9Ah]  $\sim$  REG[9Ch]). "0" is expanded as Background Color (REG[96h]  $\sim$  REG[98h]). Source must be Linear.
- Foreground/Background Color (REG[9Ah] ~ REG[9Ch]/REG[96h] ~ REG[98h]) Data Type is defined by REG[82h] bits 3-2.
- Width (REG[92h]) Width of destination window in pixels.
- Height (REG[94h])
  Height of destination window in lines.

Color Expansion is the conversion of a bit pattern of 0's and 1's to the background and foreground colors respectively. This function is typically used to expand a font bit pattern of a character to 2 colors which can be displayed on a display. An advantage of color expansion is that the source data can be stored in bits, therefore saving memory. Each bit is serially expanded to the destination data starting from LSB (Bit 0) to MSB (Bit 7).

#### 14.4 Solid Fill BitBLT



Figure 14-4: Solid Fill BitBLT Data Flow

For Solid Fill BitBLT, the foreground color is written to the destination. Data Type is defined by REG[82h] bits 3-2.

## 14.5 Linear / Rectangular

Most BitBLTs support linear or rectangular data formats for the source and destination.

Linear means that the data in memory is in a continuous format with no gaps between the EOL (End of Line) and SOL (Start of Line). The line offset is ignored for the linear data format. The following example shows how each line of linear data is stored in display memory for a BitBLT with a height of 5. Note that the SOL of Line 2 starts right after the EOL of Line 1. For 8 bpp, the next SOL starts in the byte after the previous lines EOL. For 16 bpp, it is the word after the previous line's EOL.



Figure 14-5: Memory Linear Example

Rectangular means that after each EOL, the SOL of the next line is the SOL of the current line plus the line offset for memory accesses.



Figure 14-6: Memory Rectangular Example

## 14.6 Calculation for Move



Figure 14-7: Calculation Sample for Move BitBLT

- BitBLT Source Start Address (REG[88h], REG[8Ah])
  - Positive = w\*y0\*bpp + x0\*bpp (in bytes)
  - Negative Rectangle = w\*y1\*bpp + x1\*bpp + (bpp-1) (in bytes)
  - Negative Linear = w\*y0\*bpp + x0\*bpp + (y1-y0+1)\*(x1-x0+1)\*bpp 1 (in bytes)
- BitBLT Destination Start Address (REG[8Ch], REG[8Eh])
  - Positive = w\*y2\*bpp + x2\*bpp (in bytes)
  - Negative Rectangle = w\*(y1-y0+y2)\*bpp + (x1-x0+x2)\*bpp + (bpp-1) (in bytes)
  - Negative Linear = w\*y2\*bpp + x2\*bpp + (y1-y0+1)\*(x1-x0+1)\*bpp 1 (in bytes)
- BitBLT Rectangle Offset (REG[90h]) = w (in pixels)
- BitBLT Width (REG[92h]) = x1-x0+1 (in pixels)
- BitBLT Height (REG[94h]) = y1-y0+1 (in pixels)

#### 14.7 Performance Considerations

This section is provided to show an estimate of the Move BitBLT performance. For a more accurate calculation, CPU access, Memory Banking and the other detailed information is required. To show a calculation for every use case is beyond the scope of this document. The example use case in this section shows one of the most popular cases; Main and PIP displayed without CPU accessing. This is one of the easier cases to demonstrate.

#### **Memory Access Priority**

Following table shows priority for accessing the memory interface block. BitBLT request is the lowest priority.

Priority Accessing

1 Host Access (read/write)

2 Main Window Access (read)

3 PIP Window Access (read)

4 2D BitBLT Access (read/write)

Table 14-1: Memory Access Priority

#### **Hit Ratio**

Following table shows the hit ratio to the memory interface block. This shows how many clocks are required by a function. Units are MCLK/Pixel.

**Function** 8bpp 16bpp 24bpp comment Window Rotation (0/180) 0.25 0.50 0.75 Window Rotation (90/270) 1.00 1.00 2.00 Move (Pos/Neg) 1.00 2.00 3.00 no host/panel access Solid Fill 2.00 1.00 3.00 no host/panel access Color Expand 1.00 2.00 3.00 no host/panel access

Table 14-2: Hit Ratio

#### **Example**

The following calculation uses Memory Access Priority and Hit Ratio. Because 2D BitBLT request is the lowest priority, the 2D BitBLT function is performed in the non-display period and not CPU access. Because this example does not use CPU accesses, the number of MCLKs in the non-display period is used.



Figure 14-8: Calculation Example

- Total Area (including non display period): 336pixel, 248line
- Main Window Area: 320pixel, 240line, 16bpp, 90° rotation
- PIP Window Area (Target Area): 240pixel, 160line, 24bpp, 0 rotation
- Move Source Window Area: 240pixel, 160line, 24bpp
- PCLK Divide Ratio (MCLK:PCLK): 2:1

#### From the above;

Total PCLK Count (1 Frame PCLK count): Total Area Width \* Total Area Height = 336\*248 = 83328PCLK Total MCLK Count (1 Frame MCLK count): PCLK \* Divide Ratio = 83328\*2 = 166656MCLK

Main Window MCLK Count: Main Window Width \* Main Window Height \* Hit Ration = 320\*240\*1.00

= 76800MCLK

PIP Window MCLK Count: PIP Window Width \* PIP Window Height \* Hit Ration = 240\*160\*0.75

= 28800MCLK

Free MCLK Count in 1 Frame: Total MCLK Count - (Main Window MCLK Count + PIP Window MCLK Count)

= 166656-76800-28800

= 61056MCLK

Bit BLT Move MCLK Count: Source Window Width \* Source Window Height \* Hit Ration= 240\*160\*3

= 115200MCLK

Bandwidth for Bit BLT Move = Bit BLT Move MCLK Count / Free MCLK Count = 115200/61056 = 189%

This Bandwidth shows how many frames are requires to perform the BitBLT function. From the case above, Move BitBLT requires at least 2 Frames. The following table shows the relationship with PCLK Divide Ratio.

**MCLK** Item **PCLK** Unit PCLK:MCLK=2:1 PCLK:MCLK=3:1 PCLK:MCLK=4:1 **Total Area** 83328 166656 249984 333312 Clock Main Window 76800 76800 76800 76800 Clock PIP Window 28800 Clock 38400 28800 28800 Free Area 61056 144384 227712 Clock Bit BLT 115200 115200 115200 Clock **Band Width Ratio** 189 80 51 %

Table 14-3: Memory Access Priority

## **Chapter 15 Display Features**

## 15.1 PIP (Picture-in-Picture) Layer

REG[60h] PIP Enable Register bits 2-0 are the PIP Effect bits. When the PIP Effect bits are 000b, the PIP (picture-in-picture) Layer is not displayed (set to Blank). The PIP Layer is displayed when the PIP Effect bits are not 000b. PIP Effect settings include Normal, Blink1, Blink2, Fade Out, Fade In, and Fade In/Out Continuous. PIP Layer is displayed on top of the Main Layer. Its width and height are specified by REG[56h] and REG[58h], respectively, and its (X,Y) position within the Main Layer is specified by REG[5Ah] and REG[5Ch]. The PIP Layer is alphablended with the Main Layer, and the alphablend value is specified by REG[62h] Alpha Blending Register bits 6-0. The example below shows the PIP Effect bits set to Normal with maximum alpha-blend value (solid PIP Layer).



Figure 15-1: PIP Layer

## 15.2 Transparency

REG[64h] bit 0 is the Transparency Enable bit. When this bit is enabled, the color defined by REG[66h] and REG[68h] are assigned as the Key Color. The Key Color is not affected by either the Alpha Blending or PIP Effect features. The PIP Layer must be enabled through REG[60h] bits 2-0.



Figure 15-2: Transparency

## 15.3 Alpha Blending

Alpha Blending ratio is defined by REG[62h] bits 6-0. Alpha Blending can be used with Transparency. Alpha Blending does not affect Key Color.



Figure 15-3: PIP Layer Alpha Blending

## 15.4 PIP Effects

PIP Effect is defined by REG[60h] bits 2-0. PIP Effect settings include Blank (PIP is off), Normal (PIP is solid on), Blink1, Blink2, Fade Out, Fade In, Fade In/Out Continuous. See the following figures for details on blink and fade PIP effects. PIP effects can be used with Transparency.

### 15.4.1 Blinking and Fading Effects



Figure 15-4: PIP Effect: Blink 1



Figure 15-5: PIP Effect: Blink 2



Figure 15-6: PIP Effects: Fade In, Fade Out, Fade In/Out Continuous

#### 15.4.2 Blink/Fade Period

The blink/fade period is defined by REG[60h] bits 15-9 as follows.

Blink/Fade Period (frames) = (REG[60h] bits 15-9) + 1

For PIP Effects Blink1 and Blink2, the blinking period is specified by these bits.

For PIP Effects Fade Out, Fade In, and Fade In/Out Continuous, the period between each alpha-blend value increment/decrement is specified by these bits. During blinking or fading, the Blink/Fade Period can be dynamically changed to speed up or slow down the blinking/fading.

#### 15.4.3 Fade Steps

For fading effects, the alpha-blend value to increment/decrement for each Blink/Fade Period is specified by REG[62h] Alpha Blending Register bits 9-8 Alpha Blending Step bits.

The alpha-blend value can be incremented/decremented in steps of  $\pm -1$ ,  $\pm -2$ ,  $\pm -4$ , or  $\pm -8$ .

During fading, the Alpha Blending Step bits can be dynamically changed to speed up or slow down the fading.



Figure 15-7: Example of Fade-In Steps

#### 15.4.4 PIP Effect State Transitions



Figure 15-8: PIP Effect State Transition Diagram

From Normal or Blank state, the PIP Effect can be set to all the other states.

To stop Blink1, Blink2, or Fade In/Out Continuous (Group A states), the PIP Effect bits should be programmed to Normal or Blank. The Blink/Fade Status bit in REG[60h] bit 3 indicates if the PIP Layer is busy blinking or fading in/out. In the Group A states, the Blink/Fade Status bit is always 1. When the PIP Effect is set to Normal or Blank from the Group A states, the Blink/Fade Status bit should be checked to determine when the PIP Layer has finished blinking or fading.

When the PIP Effect is set to Fade In from Normal or Blank state, the PIP Layer will start fade-in with alpha blend value of 0 and stops at alpha blend value specified by the Alpha Blending Register (REG[62h] bits 6-0). During fade-in, the Blink/Fade Status bit is 1. It goes to 0 when fade-in is finished. To perform another fade-in, the PIP Effect bits should be programmed to Normal or Blank and then back to Fade In.

When the PIP Effect is set to Fade Out from Normal or Blank state, the PIP Layer will start fade-out with alpha blend value specified by the Alpha Blending Register (REG[62h] bits 6-0) and stop at alpha-blend value of 0. During fade-out, the Blink/Fade Status bit is 1. It goes to 0 when fade-out is finished. To perform another fade-out, the PIP Effect bits should be programmed to Normal or Blank and then back to Fade Out.

#### 15.5 Rotation

Both the Main and PIP layers can be rotated independent of each other.

#### 15.5.1 Location Address

Location is defined from panel origin (top left corner of panel) to PIP Layer Origin (top left corner of PIP layer), in 1 pixel and 1 line resolution.



Figure 15-9: Relationship Between Layer Location Address and Rotation Layer

#### 15.5.2 Start Address

For both the Main and PIP layer, the start address of the embedded RAM must be defined by REG[42h] ~ REG[44h] and REG[52h] ~ REG[54h]. All of the above registers must be 32-bit aligned. This means the two least significant bits must always be 00b.

## 15.6 Operating Modes

The following operating modes are possible for the S1D13781.

Table 15-1: Operating Modes Summary

| Operating Mode      | Registers Accessible? | Memory Accessible?<br>(MCLK active) | Panel I/F Clock Acitve?<br>(PCLK active) |
|---------------------|-----------------------|-------------------------------------|------------------------------------------|
| NMM - Panel Enabled | Yes                   | Yes                                 | Yes                                      |
| NMM Panel Disabled  | Yes                   | Yes                                 | Yes                                      |
| PSM1                | Yes                   | Yes                                 | No                                       |
| PSM0 (see Note)     | Yes                   | No                                  | No                                       |

#### Note

Do not access memory or LUT1/2 during PSM0.



Figure 15-10: Switching Between Operating Modes

# **Chapter 16 Mechanical Data**



Figure 16-1: Mechanical Data QFP15 100pin

## **Chapter 17 Change Record**

#### X94A-A-001-01 Revision 1.6 - Issued: October 27, 2011

- REG[2Ch] correct typo in bit description, change "HS Pulse Start + 18 pclks + HS Pulse Width ≤ HNDP" to "HS Pulse Start 18 pclks + HS Pulse Width ≤ HNDP"
- REG[2Eh] correct typo in bit description, change "HS Pulse Start + 18 pclks + HS Pulse Width ≤ HNDP" to "HS Pulse Start 18 pclks + HS Pulse Width ≤ HNDP"

#### X94A-A-001-01 Revision 1.5 - Issued: August 22, 2011

• chapter 9.1.1 Input Clocks - correct errors in table 9-2, *Clock Input Requirements for PLL Bypassed (CLKI)*, chnage t1 and t2 Min to 6.8 and remove Max value

#### X94A-A-001-01 Revision 1.4 - Issued: May 25, 2011

- chapter 11.2.1 Write Procedure reconfigure all figures in this section for N +1 or greater
- chapter 11.2.2 Read Procedure reconfigure all figures in this section for N +1 or greater

#### X94A-A-001-01 Revision 1.3 - Issued: July 20, 2010

- chapter 9.3.2 Power-Off Sequence move PLLVDD from IOVDD to COREVDD
- REG[40h] add note "This register takes effect on the next frame, synchronized with VS"
- REG[42h] ~ REG[44h] add note "These registers take effect on the next frame, synchronized with VS"
- chapter 11.1.1 Write Procedure change all instances of "Verbose bits" to "Dummy bits"
- chapter 11.1.2 Read Procedure change all instances of "Verbose bits" to "Dummy bits"
- chapter 15.6 Operating Modes rewrite this section and figure

#### X94A-A-001-01 Revision 1.2 - Issued: January 18, 2010

- add extended temperature range S1D13781F01A\*\*\* device
- chapter 3 Typical System Implementation in figure 3-3, *Typical System Diagram (Indirect 16-bit Mode 1, Color Passive 8-bit Format 2 Panel)*, change the direction of the arrow from TE (AB0) to INT

#### X94A-A-001-01 Revision 1.1 - Issued: December 18, 2009

- chapter 8.3 Electrical Characteristics change  $V_{T+}$  Min and Max to 1.2 and 2.52 respectively in table 8-3,  $IOVDD = 3.3V \pm 0.3V$ , GND = 0V
- chapter 8.3 Electrical Characteristics change  $V_{IH}$  Min to 1.39,  $V_{IL}$  Max to 0.48,  $V_{T+}$  Min and Max to 0.57 and 1.48, and  $V_{T-}$  Min and Max to 0.41 and 1.28 respectively in table 8-4,  $IOVDD = 1.8V \pm 0.18V$ , GND = 0V

## X94A-A-001-01 Revision 1.0 - Issued: October 21, 2009

• Initial release of the S1D13781 hardware specification



## **International Sales Operations**

#### **AMERICA**

#### **EPSON ELECTRONICS AMERICA, INC.**

2580 Orchard Parkway San Jose, CA 95131,USA

Phone: +1-800-228-3964 FAX: +1-408-922-0238

#### **EUROPE**

#### **EPSON EUROPE ELECTRONICS GmbH**

Riesstrasse 15, 80992 Munich, GERMANY

Phone: +49-89-14005-0 FAX: +49-89-14005-110

#### **ASIA**

#### EPSON (CHINA) CO., LTD.

7F, Jinbao Bldg., No.89 Jinbao St., Dongcheng District, Beijing 100005, CHINA

Phone: +86-10-8522-1199 FAX: +86-10-8522-1125

#### **SHANGHAI BRANCH**

7F, Block B, High-Tech Bldg., 900, Yishan Road, Shanghai 200233, CHINA Phone: +86-21-5423-5577 FAX: +86-21-5423-4677

#### **SHENZHEN BRANCH**

12F, Dawning Mansion, Keji South 12th Road, Hi-Tech Park, Shenzhen 518057, CHINA Phone: +86-755-2699-3828 FAX: +86-755-2699-3838

#### **EPSON HONG KONG LTD.**

Unit 715-723, 7/F Trade Square, 681 Cheung Sha Wan Road, Kowloon, Hong Kong

Phone: +852-2585-4600 FAX: +852-2827-4346

#### **EPSON TAIWAN TECHNOLOGY & TRADING LTD.**

14F, No. 7, Song Ren Road, Taipei 110, TAIWAN

Phone: +886-2-8786-6688 FAX: +886-2-8786-6660

#### **EPSON SINGAPORE PTE., LTD.**

1 HarbourFront Place,

#03-02 HarbourFront Tower One, Singapore 098633 Phone: +65-6586-5500 FAX: +65-6271-3182

#### SEIKO EPSON CORP. KOREA OFFICE

5F, KLI 63 Bldg., 60 Yoido-dong Youngdeungpo-Ku, Seoul, 150-763, KOREA Phone: +82-2-784-6027 FAX: +82-2-767-3677

# SEIKO EPSON CORP. MICRODEVICES OPERATIONS DIVISION

#### **Device Sales & Marketing Dept.**

421-8, Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: +81-42-587-5814 FAX: +81-42-587-5117

> Document Code: X94A-A-001-01 Issued 2011/10/27